# MPC860T (Rev. D) Fast Ethernet Controller Supplement to the MPC860 PowerQUICC™ User's Manual MPC860TAD/D Rev. 0.8, 09/1999 DigitalDNA and Mfax are trademarks of Motorola, Inc. The PowerPC name, the PowerPC logotype, and PowerPC 603e are trademarks of International Business Machines Corporation used by Motorola under license from International Business Machines Corporation. I<sup>2</sup>C is a registered trademark of Philips Semiconductors This document contains information on a new product under development. Motorola reserves the right to change or discontinue this product without notice. Information in this document is provided solely to enable system and software implementers to use PowerPC microprocessors. There are no express or implied copyright licenses granted hereunder to design or fabricate PowerPC integrated circuits or integrated circuits based on the information in this document. Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters can and do vary in different applications. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and material and expenses of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer. #### **Motorola Literature Distribution Centers:** **USA/EUROPE:** Motorola Literature Distribution; P.O. Box 5405; Denver, Colorado 80217; Tel.: 1-800-441-2447 or 1-303-675-2140/ JAPAN: Nippon Motorola Ltd SPD, Strategic Planning Office 4-32-1, Nishi-Gotanda Shinagawa-ku, Tokyo 141, Japan Tel.: 81-3-5487-8488 ASIA/PACIFC: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, 51 Ting Kok Road, Tai Po, N.T., Hong Kong; Tel.: 852-26629298 Mfax™: RMFAX0@email.sps.mot.com; TOUCHTONE 1-602-244-6609; US & Canada ONLY (800) 774-1848; World Wide Web Address: http://sps.motorola.com/mfax INTERNET: http://motorola.com/sps Technical Information: Motorola Inc. SPS Customer Support Center 1-800-521-6274; electronic mail address: crc@wmkmail.sps.mot.com. Document Comments: FAX (512) 895-2638, Attn: RISC Applications Engineering. World Wide Web Addresses: http://www.mot.com/PowerPC http://www.mot.com/netcomm http://www.mot.com/HPESD © Motorola Inc. 1999. All rights reserved. # **CONTENTS** | Paragraph<br>Number | Title | Page<br>Number | |---------------------|---------------------------------------------|----------------| | | Chapter 1<br>Overview | | | 1.1 | Document Revision History | 1-1 | | 1.2 | Overview | 1-1 | | 1.3 | Comparison with the MPC860 | 1-2 | | 1.4 | Features | 1-2 | | 1.4.1 | MPC860TBlock Diagram | 1-3 | | 1.4.2 | SIU Interrupt Configuration | | | 1.5 | Glueless System Design | 1-5 | | | Chapter 2 FEC External Signals | | | 2.1 | Signal Descriptions | 2-1 | | | Chapter 3 Fast Ethernet Controller Operatio | n | | 3.1 | Transceiver Connection | 3-1 | | 3.2 | FEC Frame Transmission | 3-2 | | 3.3 | FEC Frame Reception | 3-3 | | 3.4 | CAM Interface | 3-4 | | 3.5 | FEC Command Set | 3-4 | | 3.6 | Ethernet Address Recognition | | | 3.7 | Hash Table Algorithm | 3-5 | | 3.8 | Inter-Packet Gap Time | | | 3.9 | Collision Handling | | | 3.10 | Internal and External Loopback | | | 3.11 | Ethernet Error-Handling Procedure | | | 3.11.1 | Transmission Errors | | | 3.11.2 | Reception Errors | 3-7 | | Paragraph<br>Number | Title | Page<br>Number | |---------------------|----------------------------------------------------------------------------------|----------------| | | Chapter 4 Parallel I/O Ports | | | 4.1 | Port D Pin Functions | 4-1 | | 4.1.1 | Port D Registers | | | 4.1.2 | Enabling MII Mode | 4-2 | | | Chapter 5 SDMA Bus Arbitration and Transfers | | | 5.1 | Overview | 5-1 | | 5.2 | The SDMA Registers | | | 5.2.1 | SDMA Configuration Register (SDCR) | | | | Chapter 6 Programming Model | | | 6.1 | Overview | | | 6.2 | Parameter RAM | | | 6.2.1 | RAM Perfect Match Address Low Register (ADDR_LOW) | | | 6.2.2 | RAM Perfect Match Address High (ADDR_HIGH) | | | 6.2.3 | RAM Hash Table High (HASH_TABLE_HIGH) | | | 6.2.4 | RAM Hash Table Low (HASH_TABLE_LOW) | | | 6.2.5 | Beginning of RxBD Ring (R_DES_START) | | | 6.2.6 | Beginning of TxBD Ring (X_DES_START) | | | 6.2.7 | Receive Buffer Size Register (R_BUFF_SIZE) | | | 6.2.8 | Ethernet Control Register (ECNTRL) | | | 6.2.9 | Interrupt Event (I_EVENT)/Interrupt Mask Register (I_MASK) | | | 6.2.10 | Ethernet Interrupt Vector Register (IVEC) | | | 6.2.11 | RxBD Active Register (R_DES_ACTIVE) | | | 6.2.12<br>6.2.13 | TxBD Active Register (X_DES_ACTIVE) | | | 6.2.14 | MII Management Frame Register (MII_DATA) MII Speed Control Register (MII_SPEED) | | | 6.2.14 | FIFO Receive Bound Register (R_BOUND) | | | 6.2.16 | FIFO Receive Start Register (R_FSTART) | | | 6.2.17 | Transmit Watermark Register (X_WMRK | | | 6.2.18 | FIFO Transmit Start Register (X_FSTART) | | | 6.2.19 | DMA Function Code Register (FUN_CODE) | | | 6.2.20 | Receive Control Register (R_CNTRL) | | | 6.2.21 | Receive Hash Register (R_HASH) | | | 6.2.22 | Transmit Control Register (X_CNTRL) | | | 6.3 | Initialization Sequence | | | | | | | M | | | |----------------------|---|--| | | 7 | | | | | | | $oldsymbol{\Lambda}$ | | | | Paragraph<br>Number | Title | Page<br>Number | |---------------------|------------------------------------------------------------|----------------| | 6.3.1 | Hardware Initialization | 6-22 | | 6.3.2 | User Initialization (before Setting ECNTRL[ETHER_EN]) | 6-22 | | 6.3.2.1 | Descriptor Controller Initialization | 6-23 | | 6.3.2.2 | User Initialization (after Asserting ECNTRL[ETHER_EN]) | | | 6.4 | Buffer Descriptors (BDs) | 6-24 | | 6.4.1 | Ethernet Receive Buffer Descriptor (RxBD) | | | 6.4.2 | Ethernet Transmit Buffer Descriptor (TxBD) | | | | Chapter 7 Electrical Characteristics | | | 7.1 | DC Electrical Characteristics | 7-1 | | 7.2 | AC Electrical Characteristics | | | 7.3 | Electrical Specifications | 7-1 | | 7.3.1 | MII Receive Signal Timing (RXD[3:0], RX_DV, RX_ER, RX_CLK | | | 7.3.2 | MII Transmit Signal Timing (TXD[3:0], TX_EN, TX_ER, TX_CLK | | | 7.3.3 | MII Async Inputs Signal Timing (CRS, COL) | • | | 7.3.4 | MII Serial Management Channel Timing (MDIO,MDC) | | | 7.4 | MPC860T Pin Assignments | | ٧ Paragraph Title Page Number ## **ILLUSTRATIONS** | Figure<br>Number | Title | Page<br>Number | |------------------|----------------------------------------------|----------------| | 1-1 | MPC860T Block Diagram | 1-4 | | 1-2 | MPC860T Interrupt Structure | 1-5 | | 1-3 | MPC860T Serial Configuration | 1-6 | | 3-1 | Ethernet Address Recognition Flowchart | 3-5 | | 5-1 | SDMA Bus Arbitration | 5-1 | | 5-2 | SDMA Configuration Register (SDCR) | 5-2 | | 6-1 | ADDR_LOW Register | | | 6-2 | ADDR_HIGH Register | 6-3 | | 6-3 | HASH_TABLE_HIGH Register | | | 6-4 | HASH_TABLE_LOW Register | 6-4 | | 6-5 | R_DES_START Register | 6-5 | | 6-6 | X_DES_START Register | 6-6 | | 6-7 | R_BUFF_SIZE Register | 6-7 | | 6-8 | ECNTRL Register | | | 6-9 | I_EVENT/I_MASK Registers | 6-8 | | 6-10 | IVEC Register | | | 6-11 | R_DES_ACTIVE Register | | | 6-12 | X_DES_ACTIVE Register | | | 6-13 | MII_DATA Register | | | 6-14 | MII_SPEED Register | | | 6-15 | R_BOUND Register | | | 6-16 | R_FSTART Register | | | 6-17 | X_WMRK Register | | | 6-18 | X_FSTART Register | | | 6-19 | FUN_CODE Register | | | 6-20 | R_CNTRL Register | | | 6-21 | R_HASH Register | | | 6-22 | X_CNTRL Register | | | 6-23 | Receive Buffer Descriptor (RxBD) | | | 6-24 | Transmit Buffer Descriptor (TxBD) | | | 7-1 | MII Receive Signal Timing Diagram | | | 7-2 | MII Transmit Signal Timing Diagram | | | 7-3 | MII Async Inputs Timing Diagram | | | 7-4 | MII Serial Management Channel Timing Diagram | | | 7-5 | MPC860T Pinout Diagram—Top View | 7-5 | ## **ILLUSTRATIONS** Figure Page Number Title Number ## **TABLES** | Table<br>Number | Title | Page<br>Number | |-----------------|-------------------------------------------------------|----------------| | | | | | 1-1 | Document Revision History | 1-1 | | 2-1 | FEC Signal Descriptions | 2-1 | | 3-1 | MII Signals | 3-1 | | 3-2 | Serial Mode Connections to the External Transceiver | 3-2 | | 3-3 | Transmission Errors | 3-7 | | 3-4 | Reception Errors | 3-8 | | 4-1 | Port D Pin Assignment | 4-2 | | 5-1 | SDCR Field Descriptions | 5-2 | | 6-1 | FEC Parameter RAM Memory Map | 6-1 | | 6-2 | ADDR_LOW Field Descriptions | 6-3 | | 6-3 | ADDR_HIGH Field Descriptions | | | 6-4 | HASH_TABLE_HIGH Field Descriptions | | | 6-5 | HASH_TABLE_LOW Field Descriptions | | | 6-6 | R_DES_START Field Descriptions | | | 6-7 | X_DES_START Field Descriptions | | | 6-8 | R_BUFF_SIZE Field Descriptions | | | 6-9 | ECNTRL Field Descriptions | | | 6-10 | I_EVENT/I_MASK Field Descriptions | | | 6-11 | IVEC Field Descriptions | | | 6-12 | R_DES_ACTIVE Field Descriptions | | | 6-13 | X_DES_ACTIVE Field Descriptions | | | 6-14 | MII_DATA Field Descriptions | | | 6-15 | MII_SPEED Field Descriptions | | | 6-16 | Programming Examples for MII_SPEED Register | | | 6-17 | R_BOUND Field Descriptions | | | 6-18 | R_FSTART Field Descriptions | | | 6-19 | X_WMRK Field Descriptions | | | 6-20 | X_FSTART Field Descriptions | | | 6-21 | FUN_CODE Field Descriptions | | | 6-22 | R_CNTRL Field Descriptions | | | 6-23 | R_HASH Field Descriptions | | | 6-24 | X_CNTRL Field Descriptions | | | 6-25 | Hardware Initialization | | | 6-26 | ECNTRL[ETHER_EN] Deassertion Initialization | | | 6-27 | User Initialization (before Setting ECNTRL[ETHER_EN]) | | | 6-27 | User Initialization (after Setting ECNTRL[ETHER_EN]) | 6-24 | ## **TABLES** | Table<br>Number | Title | Page<br>Number | |-----------------|------------------------------------------------------|----------------| | 6-27 | Receive Buffer Descriptor (RxBD) Field Description | 6-25 | | 6-29 | Transmit Buffer Descriptor (TxBD) Field Descriptions | 6-26 | | 7-1 | MII Receive Signal Timing | 7-2 | | 7-2 | MII Transmit Signal Timing | 7-2 | | 7-3 | MII Async Inputs Signal Timing | 7-3 | | 7-4 | MII Serial Management Channel Timing | | # Chapter 1 Overview This chapter provides an overview of Rev. D of the MPC860T, focusing primarily on the Fast Ethernet controller (FEC). It provides a discussion of its basic features and a general look at how the MPC860T can be implemented. This document is provided as a supplement to the MPC860 PowerQUICC User's Manual. #### **Note** This supplement documents Rev D silicon of the MPC860T, which includes enhancements made to the original MPC860T. New functionality and changes are shown with change bars and was made available with Rev D MPC860T at 3Q99. This document does not replace the supplement that describes the Rev B.x silicon. # 1.1 Document Revision History Table 1-1 lists significant changes between revisions of this document. **Table 1-1. Document Revision History** | <b>Document Revision</b> | Substantive Changes | |--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Changed the port D pin function multiplexing control bit field name in the ECNTRL register from 'V860T' to 'FEC_PINMUX'. See Section Chapter 2, "FEC External Signals," and Section 6.2.8, | | | "Ethernet Control Register (ECNTRL)." | ## 1.2 Overview The MPC860T is an enhancement to the MPC8xx family with its incorporation of a Fast Ethernet communication controller. The 10/100 Fast Ethernet controller with integrated FIFOs and bursting DMA is implemented independently, so high-performance Fast Ethernet connectivity can be achieved without affecting the CPM performance. Like the other MPC860 devices, the MPC860T can be used in a variety of controller applications, excelling particularly in communications and networking products such as routers that provide WAN-to-LAN functionality. The MPC860T, with the addition of the 10/100Mbps Ethernet channel, adds Fast Ethernet to the already broad list of communications support. The MPC860T integrates three separate processing blocks. The first two, common with all MPC860 devices, are as follows: - A high-performance PowerPC<sup>TM</sup> core that can be used as a general purpose processor for application programming - A RISC engine embedded in the communications processor module (CPM) designed to provide the communications protocol processing provided by the MPC860MH. - A 10/100 Fast Ethernet controller with integrated FIFOs and bursting DMA. Because the FEC block is implemented independently, the MPC860T provides high-performance Fast Ethernet connectivity without affecting the performance of the CPM. All of the performance and functionality of the MPC860MH is fully supported, including Ethernet. Additionally, as the CPM of the MPC860T is based on the CPM of the MPC860MH, support for the QMC protocol is also provided. This enables the MPC860T to provide protocol processing (HDLC or transparent mode) for 64 time-division multiplexed channels at 50 MHz. This support for multichannel protocol processing and 10/100 Ethernet in one chip makes the MPC860T ideal for products such as high-performance, low-cost remote access routers. Note that for existing parts, adding FEC functionality affects port D signal multiplexing. # 1.3 Comparison with the MPC860 The MPC860T is pin compatible with the MPC860, so it may be used in similar applications with minimal modification. The electrical characteristics and mechanical data are nearly identical, with the exception of port D and the four no connect pins on the MPC860, which make up the media independent interface (MII). Most of the MII pins are multiplexed with the port D pins. ## 1.4 Features The following sections summarize key FEC features. - 10/100 base-T support - Full compliance with the IEEE 802.3u standard for 10/100 base-T - Support for three different physical interfaces: 100-Mbps 802.3 media-independent interface (MII), 10-Mbps 802.3 MII, and 10-Mbps 7-wire interface - Large on-chip transmit and receive FIFOs to support a variety of bus latencies - Retransmission from the transmit FIFO after a collision - Automatic internal flushing of the receive FIFO for runts and collisions - External BD tables of user-definable size allow nearly unlimited flexibility in - 10/100 base-T media access control (MAC) features - Address recognition for broadcast, single station address, promiscuous mode, and multicast hashing - Full support of media-independent interface (MII) - Interrupts supported per frame or per buffer (selectable buffer interrupt functionality using the I bit is not supported however.) - Automatic interrupt vector generation for receive and transmit events (Tx interrupts, Rx interrupts, and non-time critical interrupts) - Ethernet channel uses DMA burst transactions to transfer data to and from external memory #### 1.4.1 MPC860TBlock Diagram The FEC, the embedded PowerPC core, the system interface unit (SIU), and the communication processor module (CPM) all use the 32-bit internal bus in an MPC860Timplementation. Figure 1-1 is a block diagram of the MPC860T. For information on the other modules, refer to the MPC860T User's Manual. Figure 1-1. MPC860T Block Diagram The FEC complies with the IEEE 802.3 specification for 10- and 100-Mbps connectivity. Full-duplex 100-Mbps operation is supported at system clock rates of 40 MHz and higher. A 25-MHz system clock supports 10-Mbps operation or half-duplex 100-Mbps operation. The implementation of bursting DMA reduces bus usage. Independent DMA channels for accessing BDs and transmit and receive data minimize latency and FIFO depth requirements. Transmit and receive FIFOs further reduce bus usage by localizing all collisions to the FEC. Transmit FIFOs maintain a full collision window of transmit frame data, eliminating the need for repeated DMA over the system bus when collisions occur. On the receive side, a full collision window of data is received before any receive data is transferred into system memory, allowing the FIFO to be flushed in the event of a runt or collided frame, with no DMA activity. However, external memory for buffers and BDs is required; on-chip FIFOs are designed only to compensate for collisions and for system bus latency. Independent TxBD and RxBD rings in external memory allow nearly unlimited flexibility in memory management of transmit and receive data frames. External memory (DRAM) is inexpensive, and because BD rings in external memory have no inherent size limitations, memory management easily can be optimized to system needs. ### 1.4.2 SIU Interrupt Configuration As shown in Figure 1-2, the SIU receives interrupts from internal sources, such as the FEC and other modules and external pins, $\overline{IRQ}[0-7]$ . Figure 1-2. MPC860T Interrupt Structure Note that MII\_TXCLK is shared with $\overline{IRQ7}$ and becomes active as soon as the ETHER\_EN bit in the Ethernet control register (ECNTRL) is set. IRQ7 must be masked in the system interface unit (SIU). ## 1.5 Glueless System Design A fundamental design goal of the MPC8xx family was ease of interface to other system components. Examples of system design are located in the MPC860T user's manual. Figure 1-3 shows the glueless connection of the serial channels to physical layer framers and transceivers. Figure 1-3. MPC860T Serial Configuration # **Chapter 2 FEC External Signals** This chapter contains brief descriptions of the MPC860T FEC input and output signals in their functional groups. # 2.1 Signal Descriptions The MPC860T system bus signals consist of all the lines that interface with the external bus. Many of these lines perform different functions, depending on how the user assigns them. The input and output signals, shown in Table 2-1, are identified by their abbreviated names. **Table 2-1. FEC Signal Descriptions** | Name | Pin<br>Number | Description | | |------------------------------------------------------------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | IRQ7<br>MII_TX_CLK | W15 | Interrupt request 7—This input is one of the eight external lines that can request (by means of the internal Interrupt Controller) a service routine from the core. See description of MII_TXCLK for information about masking $\overline{IRQ7}$ . | | | | | MII transmit clock—Input clock that provides the timing reference for TX_EN, TXD, and TX_ER. Note that MII_TXCLK becomes active as soon as the ETHER_EN bit in the Ethernet control register (ECNTRL) is set. IRQ7 must be masked in the system interface unit (SIU). | | | PD[15] | U17 | General-purpose I/O port D bit 15—This is bit 15 of the general-purpose I/O port D. | | | L1TSYNCA MII_RXD[3] Transmit data sync signal for TDM channel A | | Transmit data sync signal for TDM channel A | | | | | MII receive data 3—Input signal RXD[3] represents bit 3 of the nibble of data to be transferred from the PHY to the MAC when RX_DV is asserted. | | | PD[14] | V19 | General-purpose I/O port D bit 14—This is bit 14 of the general-purpose I/O port D. | | | L1RSYNCA<br>MII_RXD[2] | | Input receive data sync signal to the TDM channel A | | | | | MII receive data 2—Input signal RXD[2] represents bit 2 of the nibble of data to be transferred from the PHY to the MAC when RX_DV is asserted. | | | PD[13] | V18 | General-purpose I/O port D bit 13—This is bit 13 of the general-purpose I/O port D. | | | L1TSYNCB<br>MII_RXD[1] | | Transmit data sync signal for TDM channel B | | | | | MII receive data 1—Input signal RXD[1] represents bit 1 of the nibble of data to be transferred from the PHY to the MAC when RX_DV is asserted. | | ### **Table 2-1. FEC Signal Descriptions (Continued)** | Name | Pin<br>Number | Description | | |-----------------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | PD[12] | R16 | General-purpose I/O port D bit 12—This is bit 12 of the general-purpose I/O port D. | | | L1RSYNCB<br>MII_MDC | | L1RSYNCB—Input receive data sync signal to the TDM channel B. | | | | | MII management data clock—Output clock provides a timing reference to the PHY for data transfers on the MDIO signal. | | | PD[11] | T16 | General-purpose I/O port D bit 11—This is bit 11 of the general-purpose I/O port D. | | | RXD3<br>MII_TX_ER | | RXD3—Receive data for serial channel 3. | | | | | MII transmit error—Output signal when asserted for one or more clock cycles while TX_EN is asserted shall cause the PHY to transmit one or more illegal symbols. Asserting TX_ER has no effect when operating at 10 Mbps or when TX_EN is negated. | | | PD[10] | W18 | General-purpose I/O port D bit 10—This is bit 10 of the general-purpose I/O port D. | | | TXD3<br>MII_RXD[0] | | TXD3—Transmit data for serial channel 3. | | | | | MII receive data 0—Input signal RXD[0] represents bit 0 of the nibble of data to be transferred from the PHY to the MAC when RX_DV is asserted. In 10 Mbps serial mode, RXD[0] is used and RXD[1–3] are ignored. | | | PD[9] | V17 | General-purpose I/O port D bit 9—This is bit 9 of the general-purpose I/O port D. | | | RXD4<br>MII_TXD[0] | | RXD4—Receive data for serial channel 4. | | | | | MII transmit data 0—Output signal TXD[0] represents bit 0 of the nibble of data when TX_EN is asserted and has no meaning when TX_EN is negated. In 10Mbps serial mode, TXD[0] is used and TXD[1–3] are ignored. | | | PD[8] | W17 | General-purpose I/O port D bit 8—This is bit 8 of the general-purpose I/O port D. | | | TXD4<br>MII_RX_CLK | | TXD4—Transmit data for serial channel 4. | | | | | MII receive clock—Input clock which provides a timing reference for RX_DV, RXD, and RX_ER. | | | PD[7] | T15 | General-purpose I/O port D bit 7—This is bit 7 of the general-purpose I/O port D. | | | RTS3<br>MII_RX_ER | | RTS3—Active-low request to send output indicates that SCC3 is ready to transmit data. | | | | | MII receive error—When Input signal RX_ER and RX_DV are asserted, the PHY has detected an error in the current frame. When RX_DV is not asserted, RX_ER has no effect. | | | PD[6] | V16 | General-purpose I/O port D bit 6—This is bit 6 of the general-purpose I/O port D. | | | RTS4<br>MII_RX_DV | | RTS4—Active low request to send output indicates that SCC4 is ready to transmit data. | | | | | MII receive data valid—When input signal RX_DV is asserted, the PHY is indicating that a valid nibble is present on the MII. This signal shall remain asserted from the first recovered nibble of the frame through the last nibble. Assertion of RX_DV must start no later than the SFD and exclude any EOF. | | | PD[5] | U15 | General-purpose I/O port D bit 5—This is bit 5 of the general-purpose I/O port D. | | | REJECT2<br>MII_TXD[3] | | Reject 2—This input to SCC2 allows a CAM to reject the current Ethernet frame after it determines the frame address did not match. | | | | | MII transmit data 3—Output signal TXD[3] represents bit 3 of the nibble of data when TX_EN is asserted and has no meaning when TX_EN is negated. | | | Name | Pin<br>Number | Description | | |-----------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | PD[4] | U16 | General-purpose I/O port D bit 4—This is bit 4 of the general-purpose I/O port D. | | | REJECT3<br>MII_TXD[2] | | Reject 3—This input to SCC3 allows a CAM to reject the current Ethernet frame after it determines the frame address did not match. | | | | | MII transmit data 2—Output signal TXD[2] represents bit 2 of the nibble of data when TX_EN is asserted and has no meaning when TX_EN is negated. | | | PD[3] | W16 | General-purpose I/O port D bit 3—This is bit 3 of the general-purpose I/O port D. | | | REJECT4<br>MII_TXD[1] | | Reject 4—This input to SCC4 allows a CAM to reject the current Ethernet frame after it determines the frame address did not match. | | | | | MII transmit data 1—Output signal TXD[1] represents bit 1 of the nibble of data when TX_EN is asserted and has no meaning when TX_EN is negated. | | | MII_TX_EN | V15 | MII transmit enable—Output signal TX_EN indicates when there are valid nibbles being presented on the MII. This signal is asserted with the first nibble of preamble and is negated prior to the first TX_CLK following the final nibble of the frame. | | | | | Note the following: | | | | | For 860T rev D.1, a 10-kΩ pull-down resistor must be used with MII_TX_EN, which is three-stated following reset until ECNTRL[FEC_PINMUX] is set. For 860T rev D.2 and later, MII_TX_EN is a dedicated output and no pull-down resister is required. | | | | | For 860T rev E.x (planned), MII_TX_EN resets to three-state with a weak internal pull-down to ensure compatibility with 860 applications that may have tied SPARE3 (V15) to VCC or GND. This pin will be 3-V only and must not be pulled up to +5 V. | | | MII_CRS | B7 | MII carrier receive sense—When input signal CRS is asserted the transmit or receive medium is not idle. In the event of a collision, CRS will remain asserted through the duration of the collision. | | | MII_COL | H4 | MII collision—Input signal COL is asserted upon detection of a collision, and will remain asserted while the collision persists. The behavior of this signal is not specified for full-duplex mode. | | | MII_MDIO | H18 | MII management data—Bidirectional signal, MDIO transfers control information between the PHY and MAC. Transitions synchronously to MDC. | | # **Chapter 3 Fast Ethernet Controller Operation** This chapter discusses the operation of the FEC. ## 3.1 Transceiver Connection The FEC supports both an MII interface for 10/100 Mbps Ethernet and a seven-wire serial interface for 10-Mbps Ethernet. The interface mode is selected by R\_CNTRL[MII\_MODE], described in Section 6.2.20, "Receive Control Register (R\_CNTRL)." Table 3-1 shows the 18 MII interface signals that are defined by the 802.3 standard. Table 3-1. MII Signals | Signal Description | FEC Signal Name | |--------------------------------|-----------------| | Transmit clock | TX_CLK | | Transmit enable | TX_EN | | Transmit data | TXD[3:0] | | Transmit error | TX_ER | | Collision | COL | | Carrier sense | CRS | | Receive clock | RX_CLK | | Receive enable | RX_DV | | Receive data | RXD[3:0] | | Receive error | RX_ER | | Management channel clock | MDC | | Management channel serial data | MDIO | Serial-mode connections to the external transceiver are shown in Table 3-2. Go to: www.freescale.com Table 3-2. Serial Mode Connections to the External Transceiver | Signal Description | FEC Signal Name | |----------------------------------|----------------------------| | Transmit clock | TX_CLK | | Transmit enable | TX_EN | | Transmit data | TXD0 | | Collision | COL | | Receive clock | RX_CLK | | Receive enable | RX_DV | | Receive Data | RXD0 | | Unused 860T inputs—Tie to ground | RX_ER, CRS, RXD[3:1] | | Unused 860T outputs—Ignore | TX_ER, TXD[3:1], MDC, MDIO | ## 3.2 FEC Frame Transmission FEC transmissions require almost no host intervention. When the software driver sets the ETHER\_EN bit in the Ethernet control register (ECNTRL) and the X\_DES\_ACTIVE bit in the CSR TxBD active register (X\_DES\_ACTIVE), the FEC is enabled and fetches the first TxBD. If the user has a frame ready to transmit, a DMA transfer of the transmit data buffers begins immediately. A 512-bit collision window of transmit data is sent to the transmit FIFO before transmission begins. If the line is not busy, the MAC transmit logic asserts TX\_EN and sends the preamble sequence, the start frame delimiter (SFD), and then the frame information. If the line is busy, the controller waits for the carrier sense signal, CRS, to remain inactive for 60 bit times. Transmission begins after an additional 36 bit times (96 bit times after CRS became inactive). If a collision occurs during the transmit frame, the FEC follows the specified backoff procedures and tries retransmitting the frame until the retry limit threshold is reached. The FEC stores the first 64 bytes of the transmit frame in internal RAM so that they do not have to be retrieved from system memory in case of a collision. This improves bus usage and latency in case the backoff timer output causes a need for an immediate retransmission. When the end of the current BD is reached and TxBD[L] is set, the frame check sequence (32-bit CRC) is appended (if TxBD[TC] = 1) and TX\_EN is negated. After the frame check sequence is sent, the FEC writes the frame status bits into the BD and clears the R bit. When the end of the current BD is reached and the L bit is not set (a frame consists of multiple buffers), only the R bit is cleared. Short frames are automatically padded by the transmit logic. A transmit frame length exceeding the value set for MAX\_FRAME\_LENGTH in the receive hash register (R\_HASH) generates a babbling transmit interrupt (I\_EVENT[BABT] = 1); however, the entire frame is sent (no truncation). Whether buffer or frame interrupts can be generated is determined by I\_MASK settings. To pause transmission, set the graceful transmit stop bit, X\_CNTRL[GTS]. When GTS is set, the FEC transmitter stops immediately if no transmission is in progress or continues transmission until the current frame either finishes or terminates with a collision. The GRA interrupt occurs when the graceful transmit stop operation completes. When GTS is cleared, the FEC resumes transmission with the next frame. The FEC transmits bytes lsb first. # 3.3 FEC Frame Reception FEC reception requires almost no host intervention. The FEC can perform address recognition, CRC checking, short-frame checking, and maximum frame-length checking. When the software driver sets ECNTRL[ETHER\_EN] and R\_DES\_ACTIVE in the CSR RxBD active register (R\_DES\_ACTIVE), the FEC receiver is enabled and immediately starts processing receive frames. When RX\_DV is asserted, the receiver first checks for a valid preamble/SFD (start frame delimiter) header, which is stripped and the frame is processed by the receiver. If a valid header is not found, the frame is ignored. In serial mode, the first 16 bit times of RX\_D0 after RX\_DV (RENA) is asserted are ignored. Following the first 16 bit times the data sequence is checked for alternating ones and zeros. - If a 11 or 00 sequence is detected during bit times 17 to 21, the rest of the frame is ignored. - After bit time 21, the data sequence is monitored for a valid SFD (11). If a 00 is detected, the frame is rejected. If a 11 is detected, the preamble/SFD sequence is complete. In MII mode, the receiver checks for at least one byte matching the SFD. Zero or more preamble bytes may occur, but if a 00 sequence is detected before the SFD byte, the frame is ignored. After the first eight bytes of the frame are passed to the receive FIFO, the FEC performs address recognition on the frame. As soon as a collision window (64 bytes) of data is received and if address recognition has not rejected the frame, the FEC starts transferring the incoming frame to the RxBD's associated buffer. If the frame is a too short (due to collision) or is rejected by address recognition, no receive buffers are filled. Thus, no collision frames are presented to the user, except for any late collisions, which indicate serious LAN problems. When the data buffer has been filled, the FEC clears RxBD[E] and generates an RXB interrupt (if I\_MASK[RBIEN] is set). If the incoming frame exceeds the length of the data buffer, the FEC fetches the next RxBD in the table and, if it is empty, continues transferring the rest of the frame to the associated data buffer. R\_BUFF\_SIZE[R\_BUFF\_SIZE] determines buffer length, which should be at least 128 bytes. R\_BUFF\_SIZE must be quad-word (16-byte) aligned. During reception, the FEC checks for a frame that is either too short or too long. When the frame ends (CRS is negated), the receive CRC field is checked and written to the data buffer. The data length written to the last BD in the Ethernet frame is the length of the entire frame. Frames smaller than 64 bytes are not accessed and are rejected in hardware with no impact on system bus usage. Receive frames are not truncated if they exceed MAX\_FRAME\_LENGTH bytes, however the babbling receive error interrupt occurs (I\_EVENT[BABR] = 1) and RxBD[LG] is set. When the receive frame is complete, the FEC sets RxBD[L], writes the other frame status bits into the RxBD, and clears the E bit. The FEC next generates a maskable interrupt (I\_EVENT[RFINT] maskable by I\_MASK[RFIEN]), indicating that a frame has been received and is in memory. The FEC then waits for a new frame. The FEC receives serial data lsb first. ## 3.4 CAM Interface In addition to the FEC address recognition logic, an external CAM may be used for frame reject with no additional pins other than the MII interface pins. For more information on the CAM interface refer to *Using Motorola's Fast Static RAM CAMs with the MPC860T's Media Independent Interface* application note. ## 3.5 FEC Command Set The FEC does not support commands as found in the CPM channels. After the FEC is initialized and enabled, it operates autonomously. Typically, aside from initialization, the driver only writes to R\_DES\_ACTIVE, X\_DES\_ACTIVE, and I\_EVENT during operation. ## 3.6 Ethernet Address Recognition The FEC filters the received frames based on destination address (DA) type—individual (unicast), group (multicast), or broadcast (all-ones group address). The difference between an individual address and a group address is determined by the I/G bit in the destination address field. Figure 3-1 shows a flowchart for address recognition on received frames. If the DA is the individual (unicast) type of address, the FEC compares the destination address field of the received frame with the 48-bit address that the user programs in the ADDR LOW and ADDR HIGH. If the DA is the group type of address, the FEC determines whether the group address is a broadcast address. If it is, the frame is accepted unconditionally; otherwise (multicast address) a hash table lookup is performed using the 64-entry hash table defined in the hash table registers. In promiscuous mode (R\_CNTRL[PROM] = 1), the FEC receives all the incoming frames regardless of their address. In this mode the DA lookup is still performed and the MISS bit in the RxBD is set accordingly. If address recognition did not achieve a match, the frame is received with RxBD[MISS] set. If address recognition achieves a match the frame is received without the MISS bit being set. Figure 3-1. Ethernet Address Recognition Flowchart # 3.7 Hash Table Algorithm This section discusses the hash table process used in group hash filtering. When the FEC receives a frame with the destination address I/G bit set, the 48-bit address is mapped into one of 64 bins, represented by the 64 bits in the two hash table registers. This is performed by passing the 48-bit address through the on-chip 32-bit CRC generator and selecting 6 bits of the CRC-encoded result to generate a number between 0 and 63. Bit 31 of the CRC result selects HASH\_TABLE\_HIGH (bit 31 = 1) or HASH\_TABLE\_LOW (bit 31 = 0). Bits 30–26 of the CRC result select the bit in the selected register. If that bit is set in the hash table, the frame is accepted; otherwise, it is rejected. The result is that if eight group addresses are stored in the hash table and random group addresses are received, the hash table prevents roughly 56/64 (or 87.5%) of the group address frames from reaching memory. The processor must further filter those that reach memory to determine if they truly contain one of the eight preferred addresses. The effectiveness of the hash table declines as the number of addresses increases. The user must initialize the hash table registers. The FEC does not support the SET GROUP ADDRESS command, which can be used in CPM ethernet controllers. The user may compute the hash for a particular address in software or use the SET GROUP ADDRESS command in an off-line CPM channel, retrieve the result, and use it to program the FEC hash table registers. The CRC32 polynomial to use in computing the hash is as follows: $$X^{32} + X^{26} + X^{23} + X^{22} + X^{16} + X^{12} + X^{11} + X^{10} + X^8 + X^7 + X^5 + X^4 + X^2 + X + 1$$ ## 3.8 Inter-Packet Gap Time The minimum inter-packet gap time for back-to-back transmission is 96 bit times. After completing a transmission or after the backoff algorithm completes, the transmitter waits for the carrier sense signal (CRS) to be negated before starting its 96 bit time IPG counter. Frame transmission may begin 96 bit times after CRS is negated if it stays negated for at least 60 bit times. If CRS asserts during the last 36 bit times it is ignored and a collision occurs. The receiver receives back-to-back frames with a minimum spacing of at least 28 bit times. If an interrupted gap between receive frames is less than 28 bit times, the receiver may discard the next frame. # 3.9 Collision Handling If a collision occurs during frame transmission, the FEC continues transmitting for at least 32 bit times, sending a JAM pattern of 32 ones. If the collision occurs during the preamble sequence, the JAM pattern is sent after the preamble sequence. If a collision occurs within 64 byte times, the retry process is initiated. The transmitter waits a random number of slot times. A slot time is 512 bit times. If a collision occurs after 64 byte times, no retransmission is performed and the end of frame buffer is closed with an LC error indication. ## 3.10 Internal and External Loopback The FEC supports Both internal and external loopback. In loopback mode, both FIFOs are used and the FEC operates in full-duplex fashion. Both internal and external loopback are configured through R\_CNTRL[LOOP, DRT]. For internal loopback, set LOOP = 1 and DRT = 0. TX\_EN and TX\_ER are not asserted during internal loopback. For external loopback, set LOOP = 0 and DRT = 0. Configure the external transceiver for loopback. # 3.11 Ethernet Error-Handling Procedure The FEC reports frame reception and transmission error conditions using the FEC BDs and the I\_EVENT register. #### 3.11.1 Transmission Errors Table 3-3 describes transmission errors. **Table 3-3. Transmission Errors** | Error | Description | |-------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Transmitter<br>Underrun | If this error occurs, the FEC sends 32 bits that ensure a CRC error and stops transmitting. All remaining buffers for that frame are then flushed and closed, with the UN bit set in the last TxBD for that frame. The FEC continues to the next TxBD and begins transmitting the next frame. | | Carrier Sense<br>Lost during<br>Frame<br>Transmission | When this error occurs and no collision is detected in the frame, the FEC sets the CSL bit in the last TxBD for this frame. The frame is sent normally. No retries are performed as a result of this error. The CSL bit is not set if X_CNTRL[FDEN] = 1, regardless of the state of CRS. | | Retransmission<br>Attempts Limit<br>Expired | When this error occurs, the FEC terminates transmission. All remaining buffers for that frame are then flushed and closed, with the RL bit set in the last TxBD for that frame. The FEC then continues to the next TxBD and begins sending the next frame. | | Late Collision | When this error occurs, the FEC stops sending. All remaining buffers for that frame are then flushed and closed, with the LC bit set in the last TxBD for that frame. The FEC then continues to the next TxBD and begins sending the next frame. Note: The definition of what constitutes a late collision is hard-wired in the FEC. | | Heartbeat | Some transceivers have a self-test feature called heartbeat or signal-quality error. To signify a good self-test, the transceiver indicates a collision within 20 clocks after the FEC sends a frame. This heartbeat condition does not imply a real collision, but that the transceiver seems to work properly. If X_CNTRL[HBC] = 1, X_CNTRL[FDEN]=0, and a heartbeat condition is not detected after a frame transmission, a heartbeat error occurs—the FEC closes the buffer, sets TxBD[HB], and generates the HBERR interrupt if it is enabled. | ## 3.11.2 Reception Errors Table 3-4 describes reception errors. I ### **Table 3-4. Reception Errors** | Error | Description | |----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Overrun Error | The FEC maintains an internal FIFO for receiving data. If a receiver FIFO overrun occurs, the FEC closes the buffer and sets RxBD[OV]. | | Non-Octet<br>Error<br>(Dribbling Bits) | The FEC handles up to seven dribbling bits when the receive frame terminates nonoctet aligned and it checks the CRC of the frame on the last octet boundary. If there is a CRC error, the frame nonoctet aligned (NO) error is reported in the RxBD. If there is no CRC error, no error is reported. | | CRC Error | When a CRC error occurs with no dribbling bits, the FEC closes the buffer and sets RxBD[CR]. CRC checking cannot be disabled, but the CRC error can be ignored if checking is not required. | | Frame Length<br>Violation | When the receive frame length exceeds R_HASH[MAX_FRAME_LENGTH], I_EVENT[BABR] is set indicating babbling receive error, and the LG bit in the end of frame RxBD is set. Note: Receive frames exceeding 2047 bytes are truncated. | Go to: www.freescale.com # Chapter 4 Parallel I/O Ports This chapter shows how to use port D pin multiplexing to support Fast Ethernet controller (FEC) operations. ## 4.1 Port D Pin Functions Each of the 13 port D pins is independently configured as a general-purpose I/O pin if the corresponding port D pin assignment register (PDPAR) bit is cleared. Each pin is configured as a dedicated on-chip peripheral pin if the corresponding PDPAR bit is set. Refer to Table 4-1 for the default description of all port D pin options. When the port pin is configured as a general-purpose I/O pin, the signal direction for that pin is determined by the corresponding control bit in the port D data direction register (PDDIR). The port I/O pin is configured as an input if the corresponding PDDIR bit is cleared; it is configured as an output if the corresponding PDDIR bit is set. All PDPAR bits and PDDIR pins are cleared on total system reset, configuring all port D pins as general-purpose input pins. PD[13:8] peripheral functions (RXD3, TXD3, RXD4, TXD4) are alternately available on PA[11:8]. PD[7:5], and PD12 peripheral functions (RTS3, RTS4, and L1RSYNCB) are alternately available on PC[13:12] and PC6. Functions REJECT3 and REJECT4 are lost when MII mode is used. The peripheral functions L1TSYNCB, L1TSYANCA and L1RSYNCA found on PD[15:13] are alternatively available on PC7, PC5, and PC4. Note: The reserved bits of the PDPAR must be written with zeros. Failure to do so may result in one or more of the following: - No events on SCC3 and SCC4. - No events on any CPM peripheral. - Pin multiplexing of Port D will not be as expected Table 4-1 shows the port D pin assignments. **Table 4-1. Port D Pin Assignment** | | | Signal Function | | | | | | | | | | | | | |--------|-----------|--------------------------|------------------|--------------|--|--|--|--|--|--|--|--|--|--| | Signal | PDPAR = 0 | PDPA | Input to On-Chip | | | | | | | | | | | | | | PDPAN = 0 | PDDIR=0 | PDDIR=1 | Peripherals | | | | | | | | | | | | PD15 | PORT D15 | L1TSYNCA | MII-RXD3 (I) | L1TSYNCA=GND | | | | | | | | | | | | PD14 | PORT D14 | L1RSYNCA | MII-RXD2 (I) | L1RSYNCA=GND | | | | | | | | | | | | PD13 | PORT D13 | L1TSYNCB | MII-RXD1 (I) | L1TSYNCB=GND | | | | | | | | | | | | PD12 | PORT D12 | L1RSYNCB | MII-MDC (O) | L1RSYNCB=GND | | | | | | | | | | | | PD11 | PORT D11 | RXD3 | MII-TX-ERR (O) | RXD3 = GND | | | | | | | | | | | | PD10 | PORT D10 | TXD3 | MII-RXD0 (I) | _ | | | | | | | | | | | | PD9 | PORT D9 | RXD4 | MII-TXD0 (O) | RXD4 = GND | | | | | | | | | | | | PD8 | PORT D8 | TXD4 | MII-RX_CLK (I) | _ | | | | | | | | | | | | PD7 | PORT D7 | MII-RX- <b>ETRS3(1</b> ) | _ | | | | | | | | | | | | | PD6 | PORT D6 | RTS4 | MII-RXDV (I) | _ | | | | | | | | | | | | PD5 | PORT D5 | REJECT2 | MII-TXD3 (O) | REJECT2=VDD | | | | | | | | | | | | PD4 | PORT D4 | REJECT3 | MII-TXD2 (O) | REJECT3=VDD | | | | | | | | | | | | PD3 | PORT D3 | REJECT4 | MII-TXD1 (O) | REJECT4=VDD | | | | | | | | | | | ## 4.1.1 Port D Registers Port D has three memory-mapped, read/write, 16-bit control registers. ## 4.1.2 Enabling MII Mode To enable MII mode, do the following: - 1. Write 0x1FFF to PDPAR. - 2. Write 0x1FFF to PDDIR. # **Chapter 5 SDMA Bus Arbitration and Transfers** This chapter describes SDMA functions specific to the MPC860T, particularly where the functionality differs from the MPC860. For a full discussion of SDMA bus arbitration and transfers, refer to the MPC860 PowerQUICC User's Manual. ## 5.1 Overview The MPC860T has two arbitration levels to consider—accesses to the SDMA hardware and accesses to the 60x bus. As shown in Figure 5-1, if the CPM and the 100BASE-T module attempt to access the SDMA simultaneously, the CPM wins the first access. If both continue to request the SDMA hardware, control alternates between the two. The priority of the SDMA on the 60x bus is programmed in SDCR[RAID], described in Section 5.2.1, "SDMA Configuration Register (SDCR)." # 5.2 The SDMA Registers This supplement describes the portions of the SDMA that differ from the MPC860. For a thorough description of the SDMA, refer to the MPC860 PowerQUICC User's Manual. The SDMA channels share a configuration register, address register, and status register, and are controlled by the configuration of the SCCs, SMCs, SPI, and I<sup>2</sup>C controllers. ### 5.2.1 SDMA Configuration Register (SDCR) The SDMA configuration register (SDCR), shown in Figure 5-2, is used to configure all 16 SDMA channels. It is always read/write in supervisor mode, although writing to the SDCR is not recommended unless the CPM is disabled. SDCR interacts with the DMA controllers in the FEC. Refer to the MPC860 PowerQUICC User's Manual for more information. | Bit | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | |---------|---------|----------------|----|---------------------------------|----|-----|-------------------|-------|-------|---------|----|----|----------|---------|----------|----------| | Field | | _ | | | | | | | | | | | | | | | | Reset | | 0000_0000_0000 | | | | | | | | | | | | | | | | R/W | | R/W | | | | | | | | | | | | | | | | Address | | | | | | (IN | MR & | 0xFFF | F0000 | ) + 0xC | 30 | | | | | | | Bit | | | | 8 19 20 21 22 23 24 25 26 27 28 | | | | | | | | | | | | | | DIL | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 | | Field | 16<br>— | 17<br>FRZ | 18 | 19 | 20 | 21 | 22 _ | 23 | 24 | 25 | 26 | 27 | 28<br>FA | | 30<br>RA | | | | | | 18 | 19 | 20 | | 22<br>-<br>00_000 | _ | | 25 | 26 | 27 | | ID | | ND. | | Field | _ | FRZ | 18 | 19 | 20 | | _ | 0_000 | | 25 | 26 | 27 | FA | ID<br>0 | RA | AID<br>0 | Figure 5-2. SDMA Configuration Register (SDCR) Table 5-1 describes SDCR fields. Table 5-1. SDCR Field Descriptions | Bits | Name | Description | |-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0–16 | _ | Reserved. These bits are reserved and should be cleared. | | 17 | FRZ | Freeze. Determines the action to be taken when the FRZ signal is asserted. The SDMA negates $\overline{BR}$ and keeps it that way until the FRZ signal is negated or reset occurs. 1 The SDMA channels freeze on the next bus cycle. | | 19–27 | 1 | Reserved, should be cleared for typical applications. | | 28–29 | FAID | FEC arbitration ID. Determines FEC arbitration priority for the U bus; 00 for typical applications. 00 Priority 6 (highest) 01 Priority 5 10 Priority 2 11 Priority 1 (lowest) | | 30–31 | RAID | RISC controller arbitration ID. Determines the SDMA channel arbitration ID, which establishes the priority level of bus arbitration among modules that can become master of the U bus (01 for typical applications). The instruction cache, data cache, SIU, and SDMAs compete for bus mastership. Arbitration IDs for all other bus masters are internally fixed. 00 Priority 6 (highest) 01 Priority 5 10 Priority 2 11 Priority 1 (lowest) | # **Chapter 6 Programming Model** This chapter gives an overview of the MPC860T implementation of the Fast Ethernet controller (FEC) registers, buffer descriptors (BDs), and initialization. #### 6.1 Overview The FEC software model is similar to that used by the 10-Mbps Ethernet implemented on the MPC860 core device. To support higher data rates, the FEC has a different internal architecture, which changes the programming model slightly. However, efforts have been taken to minimize the differences required by the interrupt handlers. The FEC's registers are very different from those of the CPM-based internal Ethernet controller. The FEC is programmed by a combination of control/status registers (CSRs) and BDs. The CSRs are used for mode control and to extract global status information. The BDs are used to pass data buffers and related buffer information between hardware and software. Some registers are located in on-chip RAM. All on-chip registers, whether located in RAM or in hardware, must be accessed using big-endian mode, therefore, descriptions in this chapter assume big-endian byte ordering. There is no support for little-endian in the FEC. ## 6.2 Parameter RAM Table 6-1 briefly describes each enter in the FEC parameter RAM. Table 6-1. FEC Parameter RAM Memory Map | Address | Name | Description | Section | |---------|-----------------|-----------------------------------|---------| | 0xE00 | ADDR_LOW | Lower 32 bits of address | 6.2.1 | | 0xE04 | ADDR_HIGH | Upper 16 bits of address | 6.2.2 | | 0xE08 | HASH_TABLE_HIGH | Upper 32 bits of hash table | 6.2.3 | | 0xE0C | HASH_TABLE_LOW | Lower 32 bits of hash table | 6.2.4 | | 0xE10 | R_DES_START | Pointer to beginning of RxBD ring | 6.2.5 | | 0xE14 | X_DES_START | Pointer to beginning of TxBD ring | 6.2.6 | | 0xE18 | R_BUFF_SIZE | Receive buffer size | 6.2.7 | **Table 6-1. FEC Parameter RAM Memory Map (Continued)** | Address | Name | Description | Section | | | | | |---------|--------------|-----------------------------------|---------|--|--|--|--| | 0xE40 | ECNTRL | Ethernet control register | 6.2.8 | | | | | | 0xE44 | IEVENT | Interrupt event register | 6.2.9 | | | | | | 0xE48 | IMASK | Interrupt mask register | 6.2.9 | | | | | | 0xE4C | IVEC | Interrupt level and vector status | 6.2.10 | | | | | | 0xE50 | R_DES_ACTIVE | Receive ring updated flag | 6.2.11 | | | | | | 0xE54 | X_DES_ACTIVE | Transmit ring updated flag | 6.2.12 | | | | | | 0xE80 | MII_DATA | MII data register | 6.2.13 | | | | | | 0xE84 | MII_SPEED | MII speed register | 6.2.14 | | | | | | 0xECC | R_BOUND | End of FIFO RAM (read-only) | 6.2.15 | | | | | | 0xED0 | R_FSTART | Receive FIFO start address | 6.2.16 | | | | | | 0xEE4 | X_WMRK | Transmit Watermark | 6.2.17 | | | | | | 0xEEC | X_FSTART | Transmit FIFO start address | 6.2.18 | | | | | | 0xF34 | FUN_CODE | Function code to SDMA | 6.2.19 | | | | | | 0xF44 | R_CNTRL | Receive control register | 6.2.20 | | | | | | 0xF48 | R_HASH | Receive hash register | 6.2.21 | | | | | | 0xF84 | X_CNTRL | Transmit control register | 6.2.22 | | | | | ## 6.2.1 RAM Perfect Match Address Low Register (ADDR\_LOW) The ADDR\_LOW register, shown in Figure 6-1, is written by and must be initialized by the user. It contains the lower 32 bits of the 48-bit address used in the address recognition process to compare with the destination address field of the receive frames. Figure 6-1. ADDR LOW Register Table 6-2 describes the ADDR\_LOW fields. #### Table 6-2. ADDR\_LOW Field Descriptions | Bits | Name | Description | |------|----------|---------------------------------------------------------------------------------------------| | 0–31 | ADDR_LOW | Bytes in the 6-byte address: 0 (bits 0–7), 1 (bits 8–15), 2 (bits 16–23) and 3 (bits 24–31) | #### 6.2.2 RAM Perfect Match Address High (ADDR\_HIGH) The ADDR\_HIGH register, shown in Figure 6-2, is written by and must be initialized by the user. It contains bytes 4 and 5 of the 6-byte address used to compare with the destination address field of the receive frames. Byte 0 is the first byte sent at the start of the frame. | Bits | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | |-------|------------------|-----------|----|----|----|----|----|------|------------------|----|----|----|----|----|----|----| | Field | ADDR_HIGH BYTE 4 | | | | | | | | ADDR_HIGH BYTE 5 | | | | | | | | | Reset | | Undefined | | | | | | | | | | | | | | | | R/W | | | | | | | | Read | /write | | | | | | | | | Addr | | | | | | | | 0xE | E04 | | | | | | | | | Bits | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 | | Field | | | | | | | | - | _ | | | | | | | | | Reset | | | | | | | | Unde | fined | | | | | | | | | R/W | | | | | | | | Read | /write | | | | | | | | | Addr | | | | | | | | 0xE | E06 | | | | | | | | Figure 6-2. ADDR HIGH Register Table 6-3 describes the ADDR\_HIGH fields. #### Table 6-3. ADDR\_HIGH Field Descriptions | Bits | Name | Description | |-------|-----------|-------------------------------------------------------------| | 0–15 | ADDR_HIGH | Bytes of the 6-byte address: 4 (bits 0-7) and 5 (bits 8-15) | | 16–31 | _ | Reserved. Should be cleared by the host processor. | ## 6.2.3 RAM Hash Table High (HASH\_TABLE\_HIGH) The HASH\_TABLE\_HIGH register, shown in Figure 6-3, contains the upper 32 bits of the 64-bit hash table used in address recognition for receive frames with a multicast address. It is written by and must be initialized by the user | Bits | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | |-------|-----------|-----------|----|----|----|----|----|------|--------|----|----|----|----|----|----|----| | Field | HASH_HIGH | | | | | | | | | | | | | | | | | Reset | | Undefined | | | | | | | | | | | | | | | | R/W | | | | | | | | Read | /write | | | | | | | | | Addr | | | | | | | | 0xE | E08 | | | | | | | | | Bits | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 | | Field | | | | | | | | HASH | _HIGH | | | | | | | | | Reset | | | | | | | | Unde | fined | | | | | | | | | R/W | | | | | | | | Read | /write | | | | | | | | | Addr | | | | | | | | 0xE | OA | | | | | | | | Figure 6-3. HASH\_TABLE\_HIGH Register Table 6-4 describes HASH\_TABLE\_HIGH fields. Table 6-4. HASH\_TABLE\_HIGH Field Descriptions | Bits | Name | Description | |------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0–31 | HASH_HIGH | Contains the upper 32 bits of the 64-bit hash table used in address recognition for receive frames with a multicast address. HASH_HIGH[0] contains hash index bit 63. HASH_HIGH[31] contains hash index bit 32. | ## 6.2.4 RAM Hash Table Low (HASH\_TABLE\_LOW) The HASH\_TABLE\_LOW register, shown in Figure 6-4, contains the lower 32 bits of the 64-bit hash table used in the address recognition process for receive frames with a multicast address. It is written by and must be initialized by the user. Figure 6-4. HASH\_TABLE\_LOW Register Table 6-5 describes HASH\_TABLE\_LOW fields. Table 6-5. HASH\_TABLE\_LOW Field Descriptions | Bits | Name | Description | |------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0–31 | | Contains the lower 32 bits of the 64-bit hash table used in address recognition for receive frames with a multicast address. HASH_LOW[0] contains hash index bit 31. HASH_LOW[31] contains hash index bit 0. | ## 6.2.5 Beginning of RxBD Ring (R\_DES\_START) The R\_DES\_START register, shown in Figure 6-5, is like the RBASE register used by other protocols. It provides a pointer to the start of the circular RxBD queue in external memory. This pointer should be quad-word aligned. Bits 30 and 31 should be written to 0 by the user; hardware ignores non-zero values in these bits. This register is written by the user, is not reset, and must be initialized by the user. | Bits | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | |-------|----|-------------|----|----|----|----|------|-------|----|----|----|----|----|----|----|----| | Field | | R_DES_START | | | | | | | | | | | | | | | | Reset | | Undefined | | | | | | | | | | | | | | | | R/W | | Read/write | | | | | | | | | | | | | | | | Addr | | 0xE10 | | | | | | | | | | | | | | | | Bits | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 | | Field | | | | | | F | LDES | _STAR | Т | | | | | | 0 | 0 | | Reset | | Undefined | | | | | | | | | | | | | | | | R/W | | Read/write | | | | | | | | | | | | | | | | Addr | | 0xE12 | | | | | | | | | | | | | | | Figure 6-5. R\_DES\_START Register Table 6-6 describes R\_DES\_START fields. Table 6-6. R\_DES\_START Field Descriptions | Bits | Name | Description | |-------|-------------|------------------------------------------------------------| | 0–29 | R_DES_START | Pointer to start of RxBD queue. | | 30–31 | _ | Reserved. Should be written to zero by the host processor. | ## 6.2.6 Beginning of TxBD Ring (X\_DES\_START) The X\_DES\_START register, shown in Figure 6-6, is like the TBASE register used by other protocols. It provides a pointer to the start of the circular TxBD queue in external memory. This pointer should be quad-word aligned. Bits 30 and 31 should be cleared by the user; hardware ignores non-zero values in these bits. It is written by the user, is not reset, and must be initialized by the user. | Bits | 0 1 2 3 4 5 6 7 8 9 10 11 12 13 | | | | | | | | | | 13 | 14 | 15 | | | | |-------|---------------------------------|-------------|----|----|----|----|------|-------|----|----|----|----|----|----|----|----| | Field | | X_DES_START | | | | | | | | | | | | | | | | Reset | | Undefined | | | | | | | | | | | | | | | | R/W | | Read/write | | | | | | | | | | | | | | | | Addr | | 0xE14 | | | | | | | | | | | | | | | | Bits | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 | | Field | | | | | | Х | _DES | _STAR | Т | | | | | | 0 | 0 | | Reset | | Undefined | | | | | | | | | | | | | | | | R/W | | Read/write | | | | | | | | | | | | | | | | Addr | | 0xE16 | | | | | | | | | | | | | | | Figure 6-6. X\_DES\_START Register Table 6-7 describes X\_DES\_START fields. Table 6-7. X DES START Field Descriptions | Bits | Name | Description | |-------|-------------|------------------------------------------------------------| | 0–29 | X_DES_START | Pointer to start of TxBD queue. | | 30–31 | _ | Reserved. Should be written to zero by the host processor. | #### 6.2.7 Receive Buffer Size Register (R\_BUFF\_SIZE) The R\_BUFF\_SIZE register, shown in Figure 6-7, is like the MRBLR register used by other protocols. It specifies the maximum size of all receive buffers. It does not reset and must be initialized by the user. Because the maximum frame is 2047 bytes, only bits 21–27 are used. This value should take into consideration that the receive CRC is always written into the last receive buffer. To support frame lengths up to 1520 bytes, R\_BUFF\_SIZE must be at least 0x0000\_05F0. To ensure that R\_BUFF\_SIZE is a multiple of 16, bits 28–31 are forced to zeros. Using buffers smaller than the recommended minimum 256 bytes increases the risk of receive FIFO overflow due to the overhead of opening and closing buffers. | Bits | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | |-------|----|------------|----|----|----|----|----|------|--------|------|----|----|----|----|----|----| | Field | | _ | | | | | | | | | | | | | | | | Reset | | Undefined | | | | | | | | | | | | | | | | R/W | | | | | | | | Read | /write | | | | | | | | | Addr | | 0xE18 | | | | | | | | | | | | | | | | Bits | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 | | Field | | | _ | | | | | R_B | UFF_S | SIZE | | | | - | _ | | | Reset | | Undefined | | | | | | | | | | | | | | | | R/W | | Read/write | | | | | | | | | | | | | | | | Addr | | 0xE1A | | | | | | | | | | | | | | | Figure 6-7. R\_BUFF\_SIZE Register Table 6-8 describes R\_BUFF\_SIZE fields. Table 6-8. R\_BUFF\_SIZE Field Descriptions | Bits | Name | Description | |-------|-------------|------------------------------------------------------------| | 0–20 | _ | Reserved. Should be written to zero by the host processor. | | 21–27 | R_BUFF_SIZE | Receive buffer size. | | 28–31 | _ | Reserved. Should be written to zero by the host processor. | ## 6.2.8 Ethernet Control Register (ECNTRL) The Ethernet control register (ECNTRL), shown in Figure 6-8, is used to enable and disable the FEC. It is written by the user and cleared at system reset. Figure 6-8. ECNTRL Register Table 6-9 describes ECNTRL fields. #### Table 6-9. ECNTRL Field Descriptions | Bits | Name | Description | |------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0–7 | _ | Reserved. These fields may return unpredictable values and should be masked on a read. Users should always write these fields to zero. | | 8–28 | _ | These fields may return unpredictable values and should be masked on a read. Users should always write these fields to zero. | | 29 | FEC_PINMUX | FEC enable. Read/write. The user must set this bit to enable the FEC function in the 860 in conjunction with 860 pin multiplexing control. | | 30 | ETHER_EN | Ethernet enable. 0 A transfer is stopped after a bad CRC is appended to any frame being sent. 1 The FEC is enabled, and reception and transmission are possible. The BDs for an aborted transmit frame are not updated after ETHER_EN is cleared. When ETHER_EN is cleared, the DMA, BD, and FIFO control logic are reset including BD and FIFO pointers. See Section 6.3.2, "User Initialization (before Setting ECNTRL[ETHER_EN])." | | 31 | RESET | Ethernet controller reset. When RESET = 1, the equivalent of a hardware or software reset is performed but it is local to the FEC. ETHER_EN is cleared and all other FEC registers take their reset values. Also, any transfers are abruptly aborted. Hardware automatically clears RESET once the hardware reset is complete (approximately 16 clock cycles). | #### 6.2.9 Interrupt Event (I\_EVENT)/Interrupt Mask Register (I\_MASK) When an event sets a bit in the interrupt event register (I\_EVENT), shown in Figure 6-9, an interrupt is generated if the corresponding interrupt mask register (I\_MASK) bit is set. I\_EVENT bits are cleared by writing ones; writing zeros has no effect. | Bits | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | |-------|-----------------------------------------------------|---------------------------------|----|----|----|----|--------|------|----|----|----|----|----|----|----|----| | Field | HBERR BABR BABT GRA TFINT TXB RFINT RXB MII EBERR — | | | | | | | | | | | | | | | | | Reset | | 0000_0000_0000 | | | | | | | | | | | | | | | | R/W | | | | | | | Read/w | rite | | | | | | | | | | Addr | | 0xE44 (I_EVENT); 0xE48 (I_MASK) | | | | | | | | | | | | | | | | Bits | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 | | Field | | | | | | | _ | | | | | | | | | | | Reset | | 0000_0000_0000 | | | | | | | | | | | | | | | | R/W | Read/write | | | | | | | | | | | | | | | | | Addr | 0xE46(I_EVENT); 0xE4A (I_MASK) | | | | | | | | | | | | | | | | Figure 6-9. I\_EVENT/I\_MASK Registers Table 6-10 describes I\_EVENT and I\_MASK fields. Note that neither the RxBD or TxBD has an I bit to enable/disable an interrupt on the receive or transmit buffer. As events occur, they are always reported in I\_EVENT, but only those not masked in I\_MASK cause an interrupt. From a system resources and software performance standpoint, it is advisable to minimize the number of interrupts per frame by masking TXB and RXB in favor of TFINT I and RFINT to notify at the end of frame. #### Table 6-10. I\_EVENT/I\_MASK Field Descriptions | Bits | Name | Description | |-------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | HBERR | Heartbeat error. When I_EVENT[HBC] is set, this interrupt indicates that heartbeat was not detected within the heartbeat window following a transmission. | | 1 | BABR | Babbling receive error. Indicates a received frame exceeded MAX_FRAME_LENGTH bytes. The hardware truncates receive frames exceeding 2047 bytes so as not to overflow receive buffers. Note that the first revision of the MPC860T (mask #H56S) must not be given frames in excess of 2047 as it does not truncate frames. | | 2 | BABT | Babbling transmit error. Indicates that the transmitted frame exceeded MAX_FRAME_LENGTH bytes. This condition is usually caused by too large a a frame being placed into the transmit data buffers. The transmit frame is not truncated. | | 3 | GRA | Graceful stop complete. A graceful stop initiated by the setting of GTS is complete. GRA is set when the transmitter finishes sending any frame that was in progress when GTS was set. | | 4 | TFINT | Transmit frame interrupt. Indicates that a frame was sent and that the last corresponding BD was updated. | | 5 | TXB | Transmit buffer interrupt. Indicates that a TxBD was updated. | | 6 | RFINT | Receive frame interrupt. Indicates that a frame was received and that the last corresponding BD was updated. | | 7 | RXB | Receive buffer interrupt. Indicates that a RxBD was updated. | | 8 | MII | MII interrupt. Indicates that the MII completed the requested data transfer. | | 9 | EBERR | Ethernet bus error occurred. Indicates that a bus error occurred when the FEC was accessing the U bus. | | 10–31 | _ | Reserved. Should written to zero by the host processor. | ## 6.2.10 Ethernet Interrupt Vector Register (IVEC) The Ethernet interrupt vector register (IVEC), shown in Table 6-11, indicates the class of interrupt generated by the FEC (IVEC) and provides control of the interrupt level (ILEVEL). | Bits | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | |-------|----------------|----------------|----|----|----|----|----|------|--------|----|----|----|-----|----|----|----| | Field | ILEVEL — | | | | | | | | | | | | | | | | | Reset | | 0000_0000_0000 | | | | | | | | | | | | | | | | R/W | | | | | | | | Read | /write | | | | | | | | | Addr | 0xE4C | | | | | | | | | | | | | | | | | Bits | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 | | Field | | | | | | - | _ | | | | | | IVI | EC | _ | - | | Reset | 0000_0000_0000 | | | | | | | | | | | | | | | | | R/W | — Read only — | | | | | | | | | - | | | | | | | | Addr | 0xE4E | | | | | | | | | | | | | | | | Figure 6-10. IVEC Register Table 6-11 describes IVEC fields. **Table 6-11. IVEC Field Descriptions** | Bits | Name | Description | |-------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0–2 | ILEVEL | Interrupt level. The ILEVEL is used to define the interrupt level (0–7) associated with the FEC interrupt (one of the SIU internal interrupt sources). | | 3 | _ | Reserved. Should be written to zero by the host processor. | | 4–5 | - | Reserved. Should be written to zero by the host processor. This field may return unpredictable values and should be masked on a read | | 6–27 | _ | Reserved. Should be written to zero by the host processor. | | 28–29 | IVEC | Interrupt vector, read only. IVEC gives the highest outstanding priority Fast Ethernet interrupt. The bit field meanings (from low priority to high priority) are as follows: 00 No pending FEC interrupt 11 Non-time-critical interrupt 11 Receive interrupt | | 30–31 | _ | Reserved. Should be written to zero by the host processor. | ## 6.2.11 RxBD Active Register (R\_DES\_ACTIVE) The RxBD active register (R\_DES\_ACTIVE), shown in Figure 6-11, is a command register that should be written by the user to indicate that the RxBD ring was updated (empty receive buffers have been produced by the software driver with the E bit set). Whenever the register is written, the R\_DES\_ACTIVE bit is set, regardless of the data written by the user. While the bit is set, the RxBD ring is polled and receive frames (provided ECNTRL[ETHER\_EN] is also set) are processed. Once an RxBD whose ownership bit is not set is polled, the R\_DES\_ACTIVE bit is cleared and polling stops until the user sets the bit again, signifying additional BDs have been placed into the RxBD ring. R\_DES\_ACTIVE is cleared at reset and by clearing ECNTRL[ETHER\_EN]. | Bits | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | |-------|------------|----------------|----|----|----|----|----|--------------|----|----|----|----|----|----|----|----| | Field | _ | | | | | | | R_DES_ACTIVE | | | | - | = | | | | | Reset | | 0000_0000_0000 | | | | | | | | | | | | | | | | R/W | | Read/write | | | | | | | | | | | | | | | | Addr | | 0xE50 | | | | | | | | | | | | | | | | Bits | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 | | Field | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Reset | | 0000_0000_0000 | | | | | | | | | | | | | | | | R/W | Read/write | | | | | | | | | | | | | | | | | Addr | 0xE52 | | | | | | | | | | | | | | | | Figure 6-11. R\_DES\_ACTIVE Register Table 6-12 describes R\_DES\_ACTIVE fields. Table 6-12. R DES ACTIVE Field Descriptions | Bits | Name | Description | |------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0–6 | _ | Reserved. | | 7 | R_DES_ACTIVE | Signals the FEC that empty buffers are available. Set when this register is written, regardless of the value written. Cleared by the FEC whenever no additional BDs are ready in the RxBD ring. | | 8–31 | _ | Reserved. | ## 6.2.12 TxBD Active Register (X\_DES\_ACTIVE) The TxBD active register, shown in Figure 6-12, is a command register that the user should write to indicate that the TxBD ring was updated (transmit buffers have been produced by the software driver with TxBD[R] set). Whenever the register is written, X\_DES\_ACTIVE is set, regardless of the data written by the user. When the bit is set, the TxBD ring is polled and transmit frames (provided ECNTRL[ETHER\_EN] is also set) are processed. Once a TxBD whose ownership bit is not set is polled, X\_DES\_ACTIVE is cleared and polling stops until the bit is set, signifying additional BDs have been placed into the TxBD ring. X\_DES\_ACTIVE is cleared at reset and by clearing ECNTRL[ETHER\_EN]. | Bits | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | |-------|-------|----------------|----|----|----|----|----|--------------|----|----|----|----|----|----|----|----| | Field | _ | | | | | | | X_DES_ACTIVE | | | | - | = | | | | | Reset | | 0000_0000_0000 | | | | | | | | | | | | | | | | R/W | | Read/write | | | | | | | | | | | | | | | | Addr | | 0xE54 | | | | | | | | | | | | | | | | Bits | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 | | Field | | | | | | | | _ | | | | | | | | | | Reset | | 0000_0000_0000 | | | | | | | | | | | | | | | | R/W | | Read/write | | | | | | | | | | | | | | | | Addr | 0xE56 | | | | | | | | | | | | | | | | Figure 6-12. X\_DES\_ACTIVE Register Table 6-13 describes X\_DES\_ACTIVE fields. Table 6-13. X\_DES\_ACTIVE Field Descriptions | Bits | Name | Description | |------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------| | 0–6 | _ | Reserved. | | 7 | X_DES_ACTIVE | Set when this register is written, regardless of the value written. Cleared whenever no additional ready descriptors remain in the transmit ring. | | 8–31 | _ | Reserved. | #### 6.2.13 MII Management Frame Register (MII\_DATA) The MII\_DATA register, shown in Figure 6-13, is used to communicate with the attached MII-compatible PHY device, providing read/write access to their MII registers. Writing to MII\_DATA causes a management frame to be sourced unless MII\_SPEED was cleared; in this case, if MII\_SPEED is then written to a non-zero value and an MII frame is generated with the data previously written to MII\_DATA. This allows MII\_DATA and MII\_SPEED to be programmed in either order if MII\_SPEED is currently zero. MII\_DATA is accessed by the user and does not reset to a defined value. | Bits | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | |-------|----|-------------------------------------------------|-------------|---|---|---|---|----|----|----|----|----|----|----|----|----| | Field | S | Т | OP PA RA TA | | | | | | | | Α | | | | | | | Reset | | Undefined | | | | | | | | | | | | | | | | R/W | | Read/write | | | | | | | | | | | | | | | | Addr | | 0xE80 | | | | | | | | | | | | | | | | Bits | 16 | 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 | | | | | | | | 31 | | | | | | | | Field | | | | | | | | DA | TΑ | | | | | | | | | Reset | | Undefined | | | | | | | | | | | | | | | | R/W | | Read/write | | | | | | | | | | | | | | | | Addr | | 0xE82 | | | | | | | | | | | | | | | Figure 6-13. MII\_DATA Register Table 6-14 describes MII\_DATA fields. Table 6-14. MII\_DATA Field Descriptions | Bits | Name | Description | |-------|------|------------------------------------------------------------------------------------------| | 0–1 | ST | Start of frame delimiter. Must be programmed to 01 for a valid MII management frame. | | 2–3 | OP | Operation code. Must be 10 (read) or 01(write) to generate a valid MII management frame. | | 4–8 | PA | PHY address. Specifies one of up to 32 attached PHY devices. | | 9–13 | RA | Register address. Specifies one of up to 32 registers within the specified PHY device. | | 14–15 | TA | Turnaround. Must be programmed to 10 to generate a valid MII management frame. | | 16–31 | DATA | Management frame data. Field for data to be written to or read from PHY register. | To read or write on the MII management interface, MII\_DATA is written by the user. To generate a valid read or write management frame, ST must be 01, OP must be 01 (management register write frame) or 10 (management register read frame), and TA must be 10. To generate an 802.3-compliant MII management interface write frame (write to a PHY register) the user must write {01 01 PHYAD REGAD 10 DATA} to MII\_DATA. Writing this pattern causes the control logic to shift data out of MII\_DATA following a preamble generated by the control state machine. When the write management frame operation completes, the MII\_DATAIO\_COMPL interrupt is generated. At this time the contents of MII\_DATA match the original value written. To generate an MII management interface read frame (read a PHY register), the user must write {01 10 PHYAD REGAD 10 XXXX} to MII\_DATA, (the content of the DATA field is a don't care). Writing this pattern causes the control logic to shift data out of MII\_DATA following a preamble generated by the control state machine. During this time, the contents of MII\_DATA are serially shifted and are unpredictable if read by the user. An MII\_DATAIO\_COMPL interrupt is generated when the read management frame operation completes. At this time the contents of MII\_DATA match the original value written except for the DATA field, whose contents have been replaced by the value read from the PHY register. Writing to MII\_DATA during frame generation alters the frame contents. Software should use the MII\_DATAIO\_COMPL interrupt to avoid writing to the MII\_DATA register during frame generation. ## 6.2.14 MII Speed Control Register (MII\_SPEED) The MII\_SPEED register, shown in Figure 6-14, provides control of the MII clock (MDC pin) frequency and allows the MII management frame preamble to be dropped. MII\_SPEED is written by the user. | Bits | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | |-------|----|----------------|----|----|----|----|----|----|--------------|----|----|-------|------|----|----|----| | Field | | _ | | | | | | | | | | | | | | | | Reset | | 0000_0000_0000 | | | | | | | | | | | | | | | | R/W | | Read/write | | | | | | | | | | | | | | | | Addr | | 0xE84 | | | | | | | | | | | | | | | | Bits | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 | | Field | | | | - | _ | | | | DIS_PREAMBLE | | | MII_S | PEED | | | _ | | Reset | | 0000_0000_0000 | | | | | | | | | | | | | | | | R/W | | Read/write | | | | | | | | | | | | | | | | Addr | | 0xE86 | | | | | | | | | | | | | | | Figure 6-14. MII\_SPEED Register Table 6-15 describes MII\_SPEED fields. #### Table 6-15. MII\_SPEED Field Descriptions | Bits | Name | Description | |-------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0–23 | _ | Reserved. Should be written to zero by the host processor. | | 24 | DIS_PREAMBLE | Discard preamble. The MII standard allows the preamble to be dropped if the attached PHY devices does not require it. 0 Preamble is not discarded. 1 Causes the preamble (32 1s) not to be prepended to the MII management frame. | | 25–30 | MII_SPEED | MII_SPEED controls the frequency of the MII management interface clock (MDC) relative to system clock. Clearing MII_SPEED, turns off the MDC and leaves it in low-voltage state. Any non-zero value generates an MDC frequency of 1/(MII_SPEED*2) of the system clock frequency. | | 31 | _ | Reserved. Should be written to zero by the host processor. | The MII\_SPEED field must be programmed with a value to provide an MDC frequency of less than or equal to 2.5 MHz to comply with the IEEE MII specification. MII\_SPEED must be non-zero to source a read or write management frame. After the management frame is complete, MII\_SPEED may optionally cleared to turn off the MDC. The MDC generated has a 50% duty cycle except when MII\_SPEED is changed during operation (changes take effect following either a rising or falling edge of MDC). If the system clock is 25 MHz, programming this register to $0x0000\_000A$ generates an MDC frequency of 25 MHz \* 1/10 = 2.5 MHz. Table 6-16 shows optimum values for MII\_SPEED as a function of system clock frequency. Table 6-16. Programming Examples for MII\_SPEED Register | System Clock Frequency | MII_SPEED[MII_SPEED] | MDC frequency | |------------------------|----------------------|---------------| | 25 MHz | 0x05 | 2.5 MHz | | 33 MHz | 0x07 | 2.36 MHz | | 40 MHz | 0x08 | 2.5 MHz | | 50 MHz | 0x0A | 2.5 MHz | ## 6.2.15 FIFO Receive Bound Register (R\_BOUND) The R\_BOUND register, Figure 6-15, is a read-only register the user can read to determine the upper address bound of the FIFO RAM. Drivers can use this value, along with the R\_FSTART and X\_FSTART to appropriately divide the available FIFO RAM between the transmit and receive data paths. | Bits | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | |-------|----|----------------|----|----|----|----|------|--------|--------|-------|------|----|----|----|----|----| | Field | | _ | | | | | | | | | | | | | | | | Reset | | 0000_0000_0000 | | | | | | | | | | | | | | | | R/W | | Read only | | | | | | | | | | | | | | | | Addr | | 0xECC | | | | | | | | | | | | | | | | Bits | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 | | Field | | | _ | | | 1 | | | | R_BC | DUND | | | | - | _ | | Reset | | | | | | | 0000 | _0100_ | _0000_ | _0000 | | | | | | | | R/W | | Read only | | | | | | | | | | | | | | | | Addr | | 0xECE | | | | | | | | | | | | | | | Figure 6-15. R\_BOUND Register Table 6-17 describes R BOUND fields. Table 6-17. R BOUND Field Descriptions | Bits | Name | Description | |------|------|-------------------------------------------------------------------------| | 0–21 | _ | Reserved. Note all bits read back as 0 except for 21 which returns a 1. | Table 6-17. R BOUND Field Descriptions | Bits | Name | Description | |-------|---------|------------------------------------------------------------| | 22–29 | R_BOUND | Read-only. Highest valid FIFO RAM address. | | 30–31 | _ | Reserved. Should be written to zero by the host processor. | #### 6.2.16 FIFO Receive Start Register (R\_FSTART) The R\_FSTART register, shown in Figure 6-16, is programmed by the user to indicate the starting address of the receive FIFO. R\_FSTART marks the boundary between the transmit and receive FIFOs. The transmit FIFO uses addresses from X\_FSTART to R\_FSTART - 4. The receive FIFO uses addresses from R\_FSTART to R\_BOUND, inclusive. Hardware initializes R\_FSTART with a value that is microcode-dependent after ECNTRL[ETHER\_EN] is set. R\_FSTART only needs to be written to change the default value. Figure 6-16. R FSTART Register Table 6-18 describes R FSTART fields. #### Table 6-18. R\_FSTART Field Descriptions | Bits | Name | Description | |-------|----------|-------------------------------------------------------------------------------------------------| | 0–21 | _ | Reserved. Note all bits read back as 0 except for 21 which returns a 1. | | 22–29 | R_FSTART | Address of first receive FIFO location. Acts as a delimiter between receive and transmit FIFOs. | | 30–31 | _ | Reserved. Should be written to zero by the host processor. | ## 6.2.17 Transmit Watermark Register (X\_WMRK The X\_WMRK register is used to control the amount of data required in the transmit FIFO before transmission of a frame can begin. This allows the user to minimize transmit latency $(X_WMRK = 0x)$ or allow larger bus access latency $(X_WMRK = 11)$ due to contention for the system bus. Setting the watermark to a high value lowers the risk of a transmit FIFO underrun due to system bus contention. | Bits | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | |-------|----|----------------|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----| | Field | | <del>, -</del> | | | | | | | | | | | | | | | | Reset | | 0000_0000_0000 | | | | | | | | | | | | | | | | R/W | | Read/write | | | | | | | | | | | | | | | | Addr | | 0xED0 | | | | | | | | | | | | | | | | Bits | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 | | Field | | | | | | | - | _ | | | | | | | X_W | MRK | | Reset | | 0000_0000_0000 | | | | | | | | | | | | | | | | R/W | | Read/write | | | | | | | | | | | | | | | | Addr | | 0xEDC | | | | | | | | | | | | | | | Figure 6-17. X\_WMRK Register Table 6-19 bit field descriptions for X\_WMRK. Table 6-19. X\_WMRK Field Descriptions | Bits | Name | Description | |-------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0–29 | _ | Reserved. Should be written to zero by the host processor. | | 30–31 | X_WMRK | Transmit FIFO watermark. Frame transmission begins when the number of bytes selected by this field have been written into the transmit FIFO or if an end of frame has been written to the FIFO or if the FIFO is full before the selected number of bytes have been written. 0x 64 bytes written to the transmit FIFO 10 128 bytes written to the transmit FIFO 11 192 bytes written to the transmit FIFO | ## 6.2.18 FIFO Transmit Start Register (X\_FSTART) The X\_FSTART register, shown in Figure 6-18, can be programmed by the user to indicate the starting address of the transmit FIFO. X\_FSTART is reset to the first available RAM address. The specific reset value is microcode-dependent. Users do not normally need to program X\_FSTART. If users want to reserve RAM locations for other purposes, X\_FSTART should never be set to value less than reset value. | Bits | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | |-------|-------|----------------|--------|----|----|----|----|----|------|-------|-------|------|----|----|----|----| | Field | | <del>-</del> | | | | | | | | | | | | | | | | Reset | | 0000_0000_0000 | | | | | | | | | | | | | | | | R/W | | Read/write | | | | | | | | | | | | | | | | Addr | | 0xEEC | | | | | | | | | | | | | | | | Bits | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 | | Field | | | _ | | | 1 | | | | X_FS | TART | | | | _ | - | | Reset | | ( | 0000_0 | ) | | 1 | | | Micr | ocode | depen | dent | | | 0 | 0 | | R/W | | Read/write | | | | | | | | | | | | | | | | Addr | 0xEEE | | | | | | | | | | | | | | | | Figure 6-18. X\_FSTART Register Table 6-20 describes X\_FSTART fields. Table 6-20. X\_FSTART Field Descriptions | Bits | Name | Description | |-------|----------|------------------------------------------------------------------------------| | 0–21 | _ | Reserved. Note that all bits read back as 0 except for 21 which returns a 1. | | 22–29 | X_FSTART | Address of first transmit FIFO location. | | 30–31 | | Reserved. Should be written to zero by the host processor. | ## 6.2.19 DMA Function Code Register (FUN\_CODE) The FUN\_CODE register, shown in Figure 6-19, contains the function code and byte order fields to be used during each transfer between the DMA and the SDMA interface. These bits can be written/read by the user. | Bits | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | |-------|------------|------------|----------|----------|----------|-----|-----|-----|----|----|----|----|----|----|----|----| | Field | ı | DATA_BO0 | DATA_BO1 | DESC_BO0 | DESC_BO1 | FC1 | FC2 | FC3 | | | | _ | - | | | | | Reset | Undefined | | | | | | | | | | | | | | | | | R/W | | Read/write | | | | | | | | | | | | | | | | Addr | 0xF34 | | | | | | | | | | | | | | | | | Bits | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 | | Field | | | | | _ | | | | | | | | | | | | | Reset | Undefined | | | | | | | | | | | | | | | | | R/W | Read/write | | | | | | | | | | | | | | | | | Addr | 0xF36 | | | | | | | | | | | | | | | | Figure 6-19. FUN\_CODE Register Table 6-21 describes FUN\_CODE fields. #### Table 6-21. FUN\_CODE Field Descriptions | Bits | Name | Description | |------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | _ | Reserved. This bit reads as zero. | | 1-2 | DATA_BO | Byte order. Supplied to the SDMA interface during receive and transmit data DMA transfers. 100 Reserved 101 PowerPC little-endian byte ordering. Considering each double word in the buffer, data bytes is received to or transmitted from address 0b111 to 0b000. This is to conform to the double-word address munging performed for byte transfers (because communication is byte-oriented). 1x Big-endian (Motorola) or true little-endian (DEC or Intel) byte ordering. Considering each word in the buffer, data bytes are received or transmitted from address 0b00 to 0b11. This is because communication is byte-oriented, and byte reads and writes are identical in big- and little-endian modes | | 3–4 | DESC_BO | The byte order field supplied to the SDMA interface during receive and transmit open descriptor DMA transfers, and during close descriptor DMA transfers. 00 Reserved 01 PowerPC little-endian byte ordering. Considering each double word in the buffer, data bytes are received or transmitted from address 0b111 to 0b000. This conforms to the double-word address munging performed for byte transfers (since communication is byte-oriented). 1x Big-endian (Motorola) or true little-endian (DEC or Intel) byte ordering. Considering each word in the buffer, data bytes are received or transmitted from address 0b00 to 0b11. [This is because reception or transmission in communications is byte-oriented and byte reads and writes are identical in big-endian and little-endian modes]. | | 5–7 | FC | The function code field supplied to the SDMA interface during all DMA transfers. | | 8–31 | _ | Reserved. These bits read as zero. | ## 6.2.20 Receive Control Register (R\_CNTRL) The R\_CNTRL register, shown in Figure 6-20, is programmed by the user to control the operational mode of the receive block. | Bits | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | |-------|-------|----------------|----|----|----|----|----|----|----|----|----|--------|------|----------|-----|------| | Field | | _ | | | | | | | | | | | | | | | | Reset | | 0000_0000_0000 | | | | | | | | | | | | | | | | R/W | | Read/write | | | | | | | | | | | | | | | | Addr | | 0xF34 | | | | | | | | | | | | | | | | Bits | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 | | Field | | | | | | _ | | | | | | BC_REJ | PROM | MII_MODE | DRT | LOOP | | Reset | | 0000_0000_0000 | | | | | | | | | | | | | | | | R/W | | Read/write | | | | | | | | | | | | | | | | Addr | 0xF36 | | | | | | | | | | | | | | | | Figure 6-20. R\_CNTRL Register I Table 6-22 describes R\_CNTRL fields. #### Table 6-22. R\_CNTRL Field Descriptions | Bits | Name | Description | |------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0–26 | _ | Reserved. This bit reads as zero. | | 27 | BC_REJ | Broadcast frame reject. If set, frames with DA + 0xFFFF_FFFF are rejected unless the PROM bit set. If both BC_REJ and PROM = 1, frames with broadcast DA are accepted and RxBD[M] is set. | | 28 | PROM | Promiscuous mode. 0Promiscuous mode disabled 1Promiscuous mode enabled. All frames are accepted regardless of address matching. | | 29 | MII_MODE | Selects external interface mode for both transmit and receive blocks. 0 Selects seven-wire mode (used only for serial 10 Mbps) 1 Selects MII mode. | | 30 | DRT | Disable receive on transmit. O Receive path operates independently of transmit (use for full duplex or to monitor transmit Selects seven-wire mode (used only for serial 10 Mbps) 1 Disable reception of frames while transmitting (normally used for half-duplex mode) | | 31 | LOOP | Internal loopback. If set, transmitted frames are looped back internal to the device and the transmit output signals are not asserted. The system clock is substituted for the TX_CLK when LOOP is asserted. DRT must be 0 when asserting LOOP. | #### 6.2.21 Receive Hash Register (R\_HASH) With revision D of the MPC860T silicon, R\_HASH[MAX\_FRAME\_LENGTH], shown in Figure 6-21, is programmable. This field lets the user set the frame length (in bytes) at which the BABR and BABT interrupts and RxBD[LG] should be set. In the B.x revisions of the MPC860T, the value is hard-wired to 1518 bytes. Figure 6-21. R\_HASH Register Table 6-22 describes R\_HASH fields. #### Table 6-23. R\_HASH Field Descriptions | Bits | Name | Description | |-------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0–7 | _ | Reserved for internal use. When read, these bits are unpredictable. | | 8–20 | _ | Reserved. These bits are read as zeros. | | 21–31 | MAX_FRAME_LENGTH | User read/write field. Resets to decimal 1518. Length is measured starting at DA and includes the CRC at the end of the frame. Transmit frames longer than MAX_FRAME_LENGTH cause an BABT interrupt. Receive frames longer than MAX_FRAME_LENGTH cause a BABR interrupt and set the LG bit in the end-of-frame BD. The recommended value to be programmed by the user is 1518 or 1522 (if VLAN tags are supported). | #### 6.2.22 Transmit Control Register (X\_CNTRL) The transmit control register (X\_CNTRL), shown in Figure 6-22, is written by the user to configure the transmit block. | Bits | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | |-------|-------|----------------|----|----|----|----|----|----|----|----|----|----|----|------|-----|-----| | Field | | <del>-</del> | | | | | | | | | | | | | | | | Reset | | 0000_0000_0000 | | | | | | | | | | | | | | | | R/W | | Read/write | | | | | | | | | | | | | | | | Addr | | 0xF84 | | | | | | | | | | | | | | | | Bits | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 | | Field | | | | | | | _ | | | | | | | FDEN | НВС | GTS | | Reset | | 0000_0000_0000 | | | | | | | | | | | | | | | | R/W | | Read/write | | | | | | | | | | | | | | | | Addr | 0xF86 | | | | | | | | | | | | | | | | Figure 6-22. X\_CNTRL Register Table 6-24 describes X\_CNTRL fields. #### Table 6-24. X\_CNTRL Field Descriptions | Bits | Name | Description | |------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0–28 | 1 | Reserved. These bits read as zero. | | 29 | FDEN | Full-duplex enable. If set, frames are transmitted independently of carrier sense and collision inputs. This bit should be modified only when ECNTRL[ETHER_EN] is cleared. | | 30 | HBC | Heartbeat control. If HBC = 1 and FDEN = 0, the heartbeat check is performed after transmission and TxBD[HB] and IEVENT[HBERR] are set, if the collision input does not assert within the heartbeat window. HBC should be modified only when ECNTRL[ETHER_EN] is cleared. | | Bits | Name | Description | |------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | GTS | Graceful transmit stop. When GTS is set, the MAC stops transmission after any frame being transmitted is complete and INTR_EVENT[GRA] is set. If frame transmission is not underway, the GRA interrupt is asserted immediately. When transmission completes, clearing GTS causes the next frame in the transmit FIFO to be sent. If an early collision occurs during transmission when GTS = 1, transmission stops after the collision. The frame is sent again once GTS is cleared. Note that there may be old frames in the transmit FIFO that are sent when GTS is reasserted. To avoid this, clear ECNTRL[ETHER_EN] after the GRA interrupt. | # 6.3 Initialization Sequence This section describes which registers and RAM locations are reset due to hardware reset, which are reset due to the microcontroller, and what locations the user must initialize before enabling the FEC. #### 6.3.1 Hardware Initialization In the FEC, only registers that generate interrupts to the PowerPC processor or cause conflict on bidirectional buses are reset by hardware. The registers shown in Table 6-25 are reset due to a hardware reset. Table 6-25. Hardware Initialization | User/System | Register/Machine | Reset Value | |-------------|------------------|-------------| | User | ECNTRL | Cleared | | User | IEVENT | Cleared | | User | IMASK | Cleared | | User | MII.SPEED | Cleared | | User | PORT DPAR | Cleared | | User | PORT DIR | Cleared | Other registers are reset whenever ECNTRL[ETHER\_EN] is cleared. Clearing ETHER\_EN immediately stops all DMA accesses and stops transmit activity after a bad CRC is sent; refer to Table 6-26. Table 6-26. ECNTRL[ETHER\_EN] Deassertion Initialization | User/System | Register/Machine | Reset Value | |-------------|------------------|-------------| | User | R_DES_ACTIVE | Cleared | | User | X_DES_ACTIVE | Cleared | ## 6.3.2 User Initialization (before Setting ECNTRL[ETHER\_EN]) The user must initialize portions of the FEC before setting ECNTRL[ETHER\_EN]. The Go to: www.freescale.com exact values depend on the application. The sequence resembles that shown in Table 6-27. Table 6-27. User Initialization (before Setting ECNTRL[ETHER\_EN]) | Step | Description | |------|----------------------------------------| | 1 | Set IMASK | | 2 | Clear IEVENT | | 3 | Set IVEC (define ILEVEL) | | 4 | Set R_FSTART (optional) | | 5 | Set X_FSTART (optional) | | 6 | Set ADDR_HIGH and ADDR_LOW | | 7 | Set HASH_TABLE_HIGH and HASH_TABLE_LOW | | 8 | Set R_BUFF_SIZE | | 9 | Set R_DES_START | | 10 | Set X_DES_START | | 11 | Set R_CNTRL | | 12 | Set X_CNTRL | | 13 | Set FUN_CODE | | 14 | Set MII_SPEED (optional) | | 15 | Initialize (empty) TxBD ring | | 16 | Initialize (empty) RxBD ring | | 17 | Set Port D PDPAR register | | 18 | Set Port D PDDIR register | ## 6.3.2.1 Descriptor Controller Initialization In the FEC, the descriptor control machine initializes a few registers whenever ECNTRL[ETHER\_EN] is set. The transmit and receive FIFO pointers are reset, the transmit backoff random number is initialized and the transmit and receive blocks are activated. After the descriptor controller initialization sequence completes, hardware is ready for operation, waiting for R\_DES\_ACTIVE and X\_DES\_ACTIVE to be asserted by the user. ## 6.3.2.2 User Initialization (after Asserting ECNTRL[ETHER\_EN]) The user must initialize portions of the FEC after setting ECNTRL[ETHER\_EN]. The exact values depend on the application. The sequence resembles that shown in Table 6-27 (though these steps could also be done before setting ETHER\_EN). Table 6-27. User Initialization (after Setting ECNTRL[ETHER\_EN]) | Step | Description | | |------|-----------------------------------|--| | 1 | Fill RxBD ring with empty buffers | | | 2 | Set R_DES_ACTIVE | | # 6.4 Buffer Descriptors (BDs) Data for Fast Ethernet frames must reside in memory external to the MPC860T device. Frame data is placed in one or more buffers, each of which is pointed to by a BD, which also contains the current state of the buffer. For maximum user flexibility, BDs are also located in external memory. A buffer is produced by setting TxBD[R] or RxBD[E]. Writing to either X\_DES\_ACTIVE or R\_DES\_ACTIVE indicates that a buffer is in external memory for the transmit or receive data traffic, respectively. The hardware reads the BDs and processes the buffers. After the data DMA completes and the BD status bits are written by the DMA engine, hardware clears TxBD[R] or RxBD[E] to signal that the buffer was processed. Software can poll the BDs or may rely on the buffer/frame interrupts to detect when buffers have been processed. ECNTRL[ETHER EN] operates as a reset to the BD/DMA logic. When ETHER EN is cleared, the DMA engine BD pointers are reset to point to the starting TxBDs and RxBDs. The BDs are not initialized by hardware during reset. At least one TxBD and one RxBD must be initialized by software (write 0x0000\_0000 to the most significant word of the BD) before ETHER EN is set. The BDs operate as a ring. R DES START defines the starting address for the RxBD ring and X\_DES\_START defines the starting address for TxBD ring. The last BD in each ring is indicated by the wrap (W) bit. When set, W indicates that the next BD in the ring is at the location pointed to by R DES START and X DES START for the receive and transmit rings, respectively. BD rings must start on a double-word boundary. ## 6.4.1 Ethernet Receive Buffer Descriptor (RxBD) The RxBD is shown in Figure 6-23. The first word of the RxBD contains control and status bits. The user initializes RxBD[E,W] and the Rx buffer pointer. When the buffer has been accessed by a DMA, the FEC modifies RxBD[E,L,M,BC,MC,LG,NO,SH,CR,OV,TR] and writes the length of the used portion of the buffer in the first word. The FEC modifies RxBD[M,BC,MC,LG,NO,SH,CR,TR,OV] only if L = 1. Figure 6-23. Receive Buffer Descriptor (RxBD) The RxBD format is shown in Table 6-27. Table 6-27. Receive Buffer Descriptor (RxBD) Field Description | Bits | Name | Description | | | |------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 0 | E | mpty. Written by the FEC and user. Note that if the software driver sets RxBD[E], it should en write to R_DES_ACTIVE. The buffer associated with this BD is filled with received data, or reception was aborted due to an error. The status and length fields have been updated as required. The buffer associated with this BD is empty, or reception is in progress. | | | | 1 | RO1 | Receive software ownership bit. Software use. This read/write bit is modified by hardware and does not affect hardware. | | | | 2 | w | Wrap, written by user. 0 The next BD is found in the consecutive location 1 The next BD is found at the location defined in RAM.R_DES_START. | | | | 3 | RO2 | Receive software ownership bit. Software use. This read/write bit is not modified by hardware and does not affect hardware. | | | | 4 | L | Last in frame, written by FEC. 0 The buffer is not the last in a frame. 1 The buffer is the last in a frame. | | | | 5–6 | _ | Reserved. | | | | 7 | М | Miss, written by FEC.Set by the FEC for frames that were accepted in promiscuous mode but were flagged as a miss by the internal address recognition. Thus, while promiscuous mode is being used, the user can use the M bit to quickly determine whether the frame was destined to this station. This bit is valid only if both the L bit and PROM bit are set. 0 The frame was received because of an address recognition hit. 1 The frame was received because of promiscuous mode. | | | | 8 | ВС | Set if the DA is broadcast. | | | | 9 | MC | Set if the DA is multicast and not broadcast. | | | | 10 | LG | Rx frame length violation, written by FEC. The frame length exceeds the value of MAX_FRAME_LENGTH in the bytes. The hardware truncates frames exceeding 2047 bytes so as not to overflow receive buffers This bit is valid only if the L bit is set. (Note that the first revision of the MPC860T (mask #H56S) must not be given frames in excess of 2047 as it will not truncate frames.) | | | | 11 | NO | Rx nonoctet-aligned frame, written by FEC. A frame that contained a number of bits not divisible by 8 was received and the CRC check that occurred at the preceding byte boundary generated an error. NO is valid only if the L bit is set. If this bit is set the CR bit is not set. | | | | 12 | SH | Short frame, written by FEC. A frame length that was less than the minimum defined for this channel was recognized. Note that the MPC860T does not support SH, which is always zero. | | | | 13 | CR | Rx CRC error, written by FEC. This frame contains a CRC error and is an integral number of octets in length. This bit is valid only if the L bit is set. | | | Table 6-27. Receive Buffer Descriptor (RxBD) Field Description (Continued) | Bits | Name | Description | | | | |----------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 14 | OV | Overrun, written by FEC. A receive FIFO overrun occurred during frame reception. If OV = 1, the other status bits, M, LG, NO, SH, CR, and CL lose their normal meaning and are cleared. This bit is valid only if the L bit is set. | | | | | 15 | TR | Truncate. Set if the receive frame is truncated (≥ 2 Kbytes). | | | | | Offset+2 | Data<br>length | Data length, written by FEC. Data length is the number of octets written by the FEC into this BD's buffer if $L=0$ (the value = R_BUFF_SIZE), or the length of the frame including CRC if $L=1$ . It is written by the FEC once as the BD is closed. | | | | | Offset+4 | Rx<br>buffer<br>pointer | Rx buffer pointer A[0–31], written by user. The receive buffer pointer, which always points to the first location of the associated buffer, must always be a multiple of 16. The buffer must reside in memory external to the FEC. | | | | #### 6.4.2 Ethernet Transmit Buffer Descriptor (TxBD) Data is presented to the FEC for transmission by arranging it in buffers referenced by the channel's TxBDs. The FEC confirms transmission or indicates error conditions using BDs to inform the host that the buffers have been serviced. The user initializes TxBD[R,W,L,TC], the length (in bytes), and the buffer pointer. - If L = 0, the FEC clears the R bit when the buffer is accessed. Status bits are not modified. - If L = 1, the FEC clears the R bit and modifies the DEF, HB, LC, RL, RC, UN, and CSL status bits after the buffer is accessed and frame transmission completes. The TxBD is shown in Figure 6-24. Figure 6-24. Transmit Buffer Descriptor (TxBD) Table 6-29 describes TxBD fields. Table 6-29. Transmit Buffer Descriptor (TxBD) Field Descriptions | Bits | Name | Description | | | |------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 0 | R | Ready, written by FEC and user. 1 The buffer associated with this BD is not ready for transmission. The user can manipulate this BD or its associated buffer. The FEC clears R after the buffer is sent or an error occurs. 1 The user-prepared buffer has not been sent or is being sent. The user cannot update the BD while R = 1. | | | | 1 | TO1 | Transmit software ownership bit. This field is available for use by software. This read/write bit is not modified by hardware and its value does not affect hardware. | | | Go to: www.freescale.com #### Table 6-29. Transmit Buffer Descriptor (TxBD) Field Descriptions (Continued) | Bits | Name | Description | | | |----------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 2 | W | Wrap, written by user. 0 The next BD is found in the consecutive location 1 The next BD is found at the location defined in X_DES_START. | | | | 3 | TO2 | Transmit software ownership bit This field is available for use by software. This read/write bit is not modified by hardware and its value does not affect hardware. | | | | 4 | L | Last in frame, written by user. 0 The buffer is not the last in the transmit frame. 1 The buffer is the last in the transmit frame. | | | | 5 | TC | Tx CRC, written by user (valid if L = 1). 0 End transmission immediately after the last data byte. 1 Transmit the CRC sequence after the last data byte. | | | | 6 | DEF | Defer indication, written by FEC (valid if L = 1). Set when the FEC had to defer while trying to transmit a frame. This bit is not set if a collision occurs during transmission. | | | | 7 | НВ | Heartbeat error, written by FEC (valid if $L=1$ ). Set to indicate that the collision input was not asserted within the heartbeat window after transmission completed. HB can be set only if $X\_CNTRL[HBC] = 1$ . | | | | 8 | LC | Late collision, written by FEC (valid if L = 1). Set to indicate that a collision occurred after 56 data bytes were transmitted. The FEC terminates the transmission. | | | | 9 | RL | Retransmission limit, written by FEC (valid if $L=1$ ). Set to indicate that the transmitter failed retry limit $+\ 1$ attempts to send a message due to repeated collisions. | | | | 10–13 | RC | Retry count, written by FEC (valid if $L=1$ ). Counts retries needed to successfully send this frame. If RC = 0, the frame was sent correctly the first time. If RC = 15, the frame was sent successfully while the retry count was at its maximum value. If RL = 1, RC has no meaning. | | | | 14 | UN | Underrun, written by FEC (valid if L = 1). If set, the FEC encountered a transmit FIFO underrun while sending one or more buffers associated with this frame. When a Tx FIFO underrun occurs, transmission of the frame stops and an incorrect CRC is appended. Any remaining buffers associated with this frame are accessed and dumped by the transmit logic. | | | | 15 | CSL | Carrier sense lost, written by FEC (valid if L = 1). Carrier sense dropped out or never asserted during transmission of a frame without collision. | | | | Offset+2 | Data<br>length | Data length, written by user and never by the FEC. Indicates the number of octets the FEC should send from this BD's buffer. The DMA engine uses bits 21–31. Bits 16–20 are ignored. | | | | Offset+4 | Tx<br>buffer<br>pointer | Tx buffer pointer A[0–31], written by user and never by the FEC. The transmit buffer pointer, which contains the address of the associated buffer, may be even or odd. The buffer must reside in external memory to the MPC860T. | | | On transmit, an underrun occurs if the transmit FIFO empties of data before the end of the frame. In this case, a bad CRC is appended to the partially transmitted data. In addition, the UN bit is set in the last BD in the current frame. This situation can occur if the FEC cannot access the 60x bus or if the next BD in the frame is unavailable. Note: A software driver that sets TxBD[R] should then write to X\_DES\_ACTIVE. Go to: www.freescale.com # **Chapter 7 Electrical Characteristics** This chapter contains detailed information on DC and AC electrical characteristics and AC timing specifications for the MPC860T MII signals and a MPC860T pinout diagram. For information on maximum ratings, thermal characteristics, power considerations, and layout practices, see the MPC860 PowerQUICC Hardware Specifications. Note: These preliminary specifications are based on design simulations. Finalized specifications will be made available after characterization and device qualifications are completed. ## 7.1 DC Electrical Characteristics MPC860T DC electrical characteristics are identical to those of the MPC860. The MII output signals that are new on the MPC860T all have an IOL of 3.2 mA. ## 7.2 AC Electrical Characteristics The timing specifications for the MPC860T MII signals are independent of system clock frequency (part speed designation). # 7.3 Electrical Specifications MII signals use TTL signal levels compatible with devices operating at either 5.0 V or 3.3 V. ## 7.3.1 MII Receive Signal Timing (RXD[3:0], RX\_DV, RX\_ER, RX\_CLK) Table 7-1 provides information on the MII receive signal timing, shown in Figure 7-1. Figure 7-1. MII Receive Signal Timing Diagram The receiver functions correctly up to a RX\_CLK maximum frequency of 25 MHz +1%. There is no minimum frequency requirement. In addition, the processor clock frequency must exceed the RX\_CLK frequency - 1%. **Table 7-1. MII Receive Signal Timing** | Num | Characteristic | Min | Max | Unit | |-----|-----------------------------------------|-----|-----|---------------| | M1 | RXD[3:0], RX_DV, RX_ERR to RX_CLK setup | 5 | _ | ns | | M2 | RX_CLK to RXD[3:0], RX_DV, RX_ERR hold | 5 | _ | ns | | МЗ | RX_CLK pulse width high | 35% | 65% | RX_CLK period | | M4 | RX_CLK pulse width low | 35% | 65% | RX_CLK period | ## 7.3.2 MII Transmit Signal Timing (TXD[3:0], TX\_EN, TX\_ER, TX\_CLK) Table 7-2 provides information on the MII transmit signal timing, shown in Figure 7-2. The transmitter functions correctly up to a TX\_CLK maximum frequency of 25 MHz +1%. There is no minimum frequency requirement. In addition, the processor clock frequency must exceed the TX\_CLK frequency - 1%. **Table 7-2. MII Transmit Signal Timing** | Num | Characteristic | Min | Max | Unit | |-----|------------------------------------------|-----|-----|---------------| | M5 | TX_CLK to TXD[3:0], TX_EN, TX_ER invalid | 5 | _ | ns | | M6 | TX_CLK to TXD[3:0], TX_EN, TX_ER valid | _ | 25 | | | M7 | TX_CLK pulse width high | 35% | 65% | TX_CLK period | | M8 | TX_CLK pulse width low | 35% | 65% | TX_CLK period | Figure 7-2 shows the MII transmit signal timing diagram. Figure 7-2. MII Transmit Signal Timing Diagram ## 7.3.3 MII Async Inputs Signal Timing (CRS, COL) Table 7-3 provides information on the MII async inputs signal timing, shown in Figure 7-3. **Table 7-3. MII Async Inputs Signal Timing** | Num | Characteristic | Min | Max | Unit | |-----|------------------------------|-----|-----|---------------| | M9 | CRS, COL minimum pulse width | | - | TX_CLK period | Figure 7-3 shows the MII asynchronous inputs signal timing diagram. Figure 7-3. MII Async Inputs Timing Diagram #### 7.3.4 MII Serial Management Channel Timing (MDIO, MDC) Table 7-4 provides information on the MII serial management channel signal timing, shown in Figure 7-4. The FEC functions correctly with a maximum MDC frequency in excess of 2.5 MHz. The exact upper bound is under investigation. **Table 7-4. MII Serial Management Channel Timing** | Num | Characteristic | Min<br>(ns) | Max<br>(ns) | Unit | |-----|---------------------------------------------------------------------|-------------|-------------|------------| | M10 | MDC falling edge to MDIO output invalid (minimum propagation delay) | 0 | | ns | | M11 | MDC falling edge to MDIO output valid (max prop delay) | _ | 25 | | | M12 | MDIO (input) to MDC rising edge setup | 10 | _ | ns | | M13 | MDIO (input) to MDC rising edge hold | 0 | _ | | | M14 | MDC pulse width high | 40% | 60% | MDC period | | M15 | MDC pulse width low | 40% | 60% | MDC period | Figure 7-4 shows the MII serial management channel timing diagram. Figure 7-4. MII Serial Management Channel Timing Diagram # 7.4 MPC860T Pin Assignments Figure 7-5 shows the MPC860T pin assignments. Pins that support the FEC are shown in black. Figure 7-5. MPC860T Pinout Diagram—Top View The following pins are marked as spare on the 860: B7: SPARE1/MII CRS H18: SPARE2/MII MDIO V15: SPARE3/MII TX EN H4: SPARE4/MII COL