

# Freescale Semiconductor

**Application Note** 

AN2353 Rev. 1, 08/2004

# The Essentials of Enhanced Time Processing Unit

by: Mike Pauwels & Jeff Loeliger TSPG

# 1 Purpose

The purpose of this Application Note is to help the designer understand the basic structure of the Enhanced Time Processing Unit (eTPU), an Input/Output timing module available on Freescale microcontrollers. The eTPU is a new generation of programmable peripheral modules, suitable for generating and detecting complex signals with minimal direct support from the main processor.

This document is an overview of the architecture designed to help the engineer decide whether the eTPU is suitable for a particular application. There is an emphasis on the features of the eTPU that were enhanced to address limitations of the TPU (and TPU2/TPU3) design, with notes on how those features can be used to address a specific problem.

### 2 Overview

The Time Processor Unit (TPU) has been the most successful peripheral timer module ever seen on a

#### **Table of Contents**

| 1 | Purpose          | 1 |
|---|------------------|---|
| 2 | Overview         | 1 |
| 3 | Channel Hardware | 2 |
| 4 | Memory           | 3 |
|   | The Microengine  |   |
|   | Tools            |   |
| 7 | Summary          | 8 |

This document contains information on a new product. Specifications and information herein are subject to change without notice.

© Freescale Semiconductor, Inc., 2004. All rights reserved.





#### **Channel Hardware**

microcontroller. This is in spite of a difficult architecture, less than ideal tools support, and serious limitations in its ability to measure or drive very fast signals.

The Enhanced TPU was designed from the start to address the limitations of the TPU. It is not simply an extension of the original, but a significant redesign based on that successful architecture (see chart below). While TPU code will not run without modification on an eTPU, there is no function that cannot be ported. Meanwhile, most of the known applications requirements that were out of the reach of the TPU can be easily met by the eTPU.

|                | TPU           | eTPU          | eTPU Comments                                             |
|----------------|---------------|---------------|-----------------------------------------------------------|
| Channels       | 16            | 32            | Separate input & output per MCU                           |
| Channel Modes  | 2             | 13+           | See channel details                                       |
| Time Bases     | 2             | 2 of up to 10 | Shared between all timer modules                          |
| Parameters     | 200-256 bytes | 2–16 Kbytes   | Defined per MCU                                           |
| Code Memory    | 2–8 Kbytes    | 6–64 Kbytes   | Shared between two eTPU engines<br>Defined per MCU        |
| Fastest Thread | 12 clocks     | 8 clocks      | Max clock speed greater than 2x TPU                       |
| Register width | 16 bits       | 24 bits       | Top parameter byte is accessible                          |
| Angle Clock    | Software      | Yes           | Software supported hardware                               |
| 16x16 Multiply | 34 clocks     | 6 clocks      | Also DIV and MAC                                          |
| Compiler       | No            | ISO C         | 3rd party source                                          |
| Debugger       | 3rd Party     | Yes           | Multicore Nexus debugging<br>Depends on the device        |
| Simulator      | 3rd Party     | 3rd Party     | Also integrated into CodeWarrior<br>Depends on the device |

Table 1. Feature Comparison: TPU vs. eTPU

The TPU was often made available in multiple units on a single microcontroller. Functions on the TPUs had to be partitioned carefully, as there was no common data storage, timing, nor execution between the modules. The eTPU is typically configured in an array of up to 64 channels, with two engines sharing a common instruction memory, data memory, and debug interface. Timer buses can be shared, and any of the 64 channels can signal any other. Mechanisms are provided for coherent data transfers between channels, as well as between the CPU and the eTPUs.

The eTPU boasts improvements over the TPU in several major areas: the channel hardware, the memory, the microengine, and the tools. Many of these improvements are outlined below, and each will be examined in detail in future notes.

### 3 Channel Hardware

The TPU provided 16 identical channels each providing a capture register, which could be configured to latch one of two 16-bit counter buses on a pin transition; and a compare register, which could force a pin transition on a programmed match with one of the timer buses. The match or capture events could be used to request service by the microengine, which could then reload the registers for the next event. While the



timing on a single event could be accurately determined by this hardware, the minimum setup time for a second event was determined by system latency, as well as by the software service time for the first event. This latency limited the minimum guaranteed time between pin actions.

Each eTPU channel provides two compare and two capture registers. With the modes selected properly, it is possible to generate or measure pulses as narrow as one timebase count. Registers and buses are 24 bits wide, which greatly extends the dynamic range of any function. A special Angle Clock subsystem can drive one of the buses, allowing pulses to start or stop in various combinations of the time and angle.

The eTPU channel hardware can be configured to at least 13 distinct modes to meet a large number of applications requirements. For each of these modes, match registers and capture registers can each be connected to different timer-counter registers, providing another degree of flexibility. Finally, in some microcontrollers, the input function of the channel may be internally connected to a different pin from the output function. These multiple alternatives provide an extensive array of potential channel hardware configurations. Some of the more interesting configurations are:.

- Single input capture or single output compare provides the original TPU functionality and should be the starting point for any design.
- Input transitions can be made to capture both the time and angle of the transition.
- Input capture can be conditioned on combinations of matches. This provides the capability of finding an expected pin transition in a window of time, angle, or combination matches.
- Multiple input captures can be used to detect and measure very small pulses.
- One match blocked by another, such as a drive signal triggering on a crank shaft angle, which is inhibited by a timeout.
- One or two matches blocked by a transition.
- Output disable modes that can disable output drives immediately when an input signal is detected
  outside of a predetermined window. This mode could protect an output drive circuit in the event a
  short circuit is detected.

# 4 Memory

When the TPU was first designed, it was seen as a somewhat oversized timer in a very large microcontroller. The concept of multiple processing units on a single chip was untried in the market, so every effort was made to keep the size of the module as small as possible. The TPU on the MC68332 was introduced with just 2 Kbytes of code memory, which was shared between 32-bit microinstructions and 16-bit entry point vectors. The parameter space was 200 bytes arranged as 100 parameters distributed among the 16 channels as six or eight local parameters for each channel, with a provision for any channel to address memory allocated to a different channel. A few years after the original design, the TPU2 stretched the parameter space to 256 bytes and introduced a paging scheme for the program memory, effectively raising the maximum limit to 8 Kbytes. Still, memory size was the factor that most often limited applications.

The eTPU is designed with an addressable program space of up to 16K microinstructions (64 Kbytes), which can be shared between two microengines. A particular function can be run on both microengines simultaneously without any degradation of performance. In addition, each channel can now address up to



#### The Microengine

128 local parameters (512 bytes) and 256 shared global parameters (2 Kbytes). The channels can also use indexed addressing to access data anywhere in data RAM of up to 16k. The local parameter space for each channel is determined by the host at system initialization, providing the most efficient distribution of the available parameters. A function such as pulse width modulation may be allocated two control parameters, while another such as a stepper motor drive may require dozens. Provision has been made to enable DMA access of the data RAM to greatly increase the virtual size of the data memory.

The parameters are 32 bits wide to match the bus width of the core processor. Since the eTPU is a 24-bit machine, various means are provided for efficient transfer of parameter information, including sign extension and separate accessing of the most significant byte. Transfers between the eTPU and the host can be protected for coherency by using hardware supported semaphores.

# 5 The Microengine

The TPU was designed to service the channel timer hardware as efficiently as possible, by providing a small, microcoded instruction map that could perform several operations in parallel. There were five microcode formats with as many as 12 operations that could be executed in parallel. All microinstructions executed in a single microcycle (2 clock cycles), except where there was a collision on memory access between the CPU and eTPU.



Figure 1. TPU Instruction Set Coding

Because of more complex options in the greatly expanded channel hardware, the eTPU instruction map is not nearly as simple and small, but many instruction combinations can still be done in a single cycle. Familiar routines where a microengine stores information latched by the channel hardware, and the



channel is setup for the next service, can still be done in a few microinstructions. Multiply and Divide functions that may take multiple cycles to execute can be done in parallel with unrelated ALU functions.

|          |     | microinstruction 31   30   29   28   27   26   25   24   23   22   21   20   19   18   17   16   15   14   13   12   11 |    |                       |       |         |     |          |       |      |         |        |             |      |     |    |              |             |            |                  |         |         |                 |     |                  |                         |                          |          |                  |        |      |       |
|----------|-----|-------------------------------------------------------------------------------------------------------------------------|----|-----------------------|-------|---------|-----|----------|-------|------|---------|--------|-------------|------|-----|----|--------------|-------------|------------|------------------|---------|---------|-----------------|-----|------------------|-------------------------|--------------------------|----------|------------------|--------|------|-------|
| L L      | 31  | 30                                                                                                                      | 29 | 28                    | 27    | 26      | 25  | 24       | 23    | 22   | 21      | 20     | 19          | 18   | 17  | 16 | 15           | 14          | 13         | 12               | 11      | 10      | 9               | 8   | 7                | 6                       | 5                        | 4        | 3                | 2      | 1    | 0     |
| A1       |     |                                                                                                                         |    |                       |       |         |     |          |       |      | IIV     | IM[2:  | 3:16]       | 6]   |     |    | M<br>M       | RIN         |            |                  |         |         |                 | T2D |                  | IM                      | 0                        | 0        |                  |        |      |       |
| A2       | 000 |                                                                                                                         |    | IMM[15:13]            |       |         |     |          | INANA |      |         |        |             |      |     |    |              |             | [12        | CCS              | IMI     | И[11    | :9]             | IIV | 1M               | ABSE                    | A<br>B<br>D<br>E         | M<br>[8] | 0                | 1      |      |       |
| А3       |     |                                                                                                                         |    | AL<br>UO<br>P<br>I[4] | СС    | sv      |     | IMM[7:2] |       |      |         |        |             |      |     |    |              |             | ALL<br>I[3 | IOP<br>:2]       | Α       | S/CI    | E               | [1: | :0]              | ALI                     | ALUO<br>PI[1:0]          |          | 1                | 0      |      |       |
| A4       |     |                                                                                                                         |    | FL<br>C<br>[2]        |       |         |     |          |       |      |         |        |             |      |     |    |              |             |            |                  |         | CCS     |                 |     | _C<br>:0]        |                         |                          | A B S E  | A<br>B<br>D<br>E | 1      | '    |       |
| B1       | 1   | 0                                                                                                                       | 0  |                       | SH    | 4F      |     |          |       |      |         |        |             |      |     |    |              |             |            |                  | S       |         | R               |     |                  | AID[7:0] (global param) |                          |          |                  | ım)    |      |       |
| B2       | 000 |                                                                                                                         | 1  | Е                     | 0.    | 715     |     |          |       |      |         |        |             | T/   | ABS |    |              | T2A         | BD         |                  | R<br>C  |         | E<br>P          | С   | 7                | Α                       | AID[6:0] (channel param) |          |                  |        | n)   |       |
| В3       |     |                                                                                                                         |    | N<br>D                |       |         |     |          |       |      |         | R<br>W |             | ADO  |     |    |              |             |            | P/<br>D          |         | 000     | Z<br>R<br>O     | Sī  | ГС               | ABSE                    | A<br>B<br>D<br>E         | rsv      | 1                | 1      |      |       |
| B4       |     |                                                                                                                         |    | 0                     |       |         | С   | B<br>I   | _     | 4BBS |         |        |             |      |     |    |              |             |            | 1                |         |         |                 |     |                  |                         |                          |          |                  |        |      |       |
| B5       | ,   | 201                                                                                                                     |    |                       |       | CCSV    |     | N<br>V   | 14880 |      |         | FL     |             |      |     |    |              |             | 0          | s                |         | AS/CE   |                 |     | IPR              |                         | ALLIOP                   |          |                  |        |      |       |
| В6       | (   | 001                                                                                                                     |    |                       |       | 5V      |     | V        |       |      | rsv     |        |             |      |     |    |              |             |            | SR<br>C          | SEXT    | А       | AS/CE           |     | A<br>B<br>S<br>E | A<br>B<br>D<br>E        |                          | ALUOP    |                  |        |      |       |
| В7       | (   | 011                                                                                                                     |    | шХD                   | SH    | SHF     |     |          |       |      |         | T D-   |             |      |     |    |              |             |            |                  | С       | PS      | M<br>SC R<br>L1 |     | <b>- 8 a π</b>   | M<br>R<br>L2            | E R S                    | ABSE     | A B D E          | CCS    | MRLE | P S C |
| C1       | (   | 0 1 0                                                                                                                   |    | 0                     |       |         | PAC |          | OPAC2 |      |         | L      |             | TBS1 |     |    |              | ТВ          | S2         |                  | LS<br>R |         |                 | LI  | 1                | L2                      | 2                        |          | PDCM             |        |      | S     |
| C2       |     |                                                                                                                         |    | 1                     |       |         | PAC | 1        |       | PAC2 |         |        |             |      |     |    |              |             |            |                  |         |         |                 |     |                  |                         |                          | 01.6     |                  |        |      |       |
| D1<br>D2 | 1   | 110                                                                                                                     |    | 0                     |       |         |     |          |       |      |         | R      | Р           |      |     |    |              |             |            |                  | 0       | P/      | RS              | 17  | 7                |                         |                          |          |                  | para   |      | 2)    |
| D2       |     |                                                                                                                         |    |                       | E     |         |     |          | PS    | SC   | FL<br>S | W      | S<br>C<br>S |      |     |    | CIF          | RC          | R/I        | )                | 1       | P/<br>D | HS              | ıZ  | Z<br>R<br>O      |                         | TC                       | U] (     | cnan             | inel p | aran | 11)   |
| D4       | 1   | 111                                                                                                                     |    | rsv                   | D Z L | М       |     |          |       |      |         | FL     | S           |      |     |    |              |             |            |                  | 0       |         | rs              | v   | )                |                         | IPR                      | 1        | 1                | 0      | 0    | rsv   |
| D5       | 110 |                                                                                                                         |    |                       |       | RL<br>E | P   | тс       |       |      |         | _      |             |      | FLC |    |              |             |            |                  | 0       |         |                 |     |                  |                         |                          | 0] (g    | lobal            | para   | ım)  |       |
| D6       |     |                                                                                                                         |    | 1                     |       |         |     |          |       |      | CC      | R<br>W | TD          |      |     |    | М            | E<br>B      | М          | E                | 1       | P/<br>D | RS              | ΙZ  | ZR               |                         |                          |          |                  | nel p  |      | n)    |
| D7       |     |                                                                                                                         |    |                       |       |         |     |          | M     | LD , | CC<br>M | VV     | L           |      |     |    | M<br>R<br>L1 | R<br>W<br>1 | R<br>L2    | E<br>R<br>W<br>2 | 1       | D       |                 |     | 0                |                         |                          | С        |                  |        |      |       |
| D8       |     |                                                                                                                         |    | rsv                   |       |         |     |          |       |      |         | FL     |             |      |     |    |              |             |            | _                | 0       |         | rsv             |     |                  | SM                      | IPR                      | 11       | 0                | 1      | rsv  |       |

Figure 2. eTPU Instruction Set Coding



#### The Microengine

| format |             | microinstruction |    |     |         |    |     |    |    |    |         |        |        |    |    |    |    |    |    |      |      |     |     |    |    |   |   |   |   |         |       |    |
|--------|-------------|------------------|----|-----|---------|----|-----|----|----|----|---------|--------|--------|----|----|----|----|----|----|------|------|-----|-----|----|----|---|---|---|---|---------|-------|----|
|        | 31          | 30               | 29 | 28  | 27      | 26 | 25  | 24 | 23 | 22 | 21      | 20     | 19     | 18 | 17 | 16 | 15 | 14 | 13 | 12   | 11   | 10  | 9   | 8  | 7  | 6 | 5 | 4 | 3 | 2       | 1     | 0  |
| E1     |             |                  |    |     |         |    |     |    |    |    |         | R<br>W |        |    |    |    |    |    |    |      |      |     |     |    |    |   |   | 0 | 0 | P/<br>D | STC   |    |
| E2     |             |                  |    | rsv | J/<br>C |    | BCC |    |    |    | FL<br>S | V V    | B<br>C |    |    |    |    |    | Е  | BAF[ | 13:0 | ]   |     |    |    |   |   | 0 | 1 | Al      | D[2:0 | 0] |
| E3     |             | 111              |    |     |         |    |     |    |    |    | J       | FL     | F      |    | 10 |    |    |    |    |      |      | 0   | rsv | SM | PR |   |   |   |   |         |       |    |
| E4     |             |                  |    |     |         |    |     |    |    |    |         | 0      |        |    |    |    |    |    |    |      |      |     |     |    |    |   |   | 1 | 1 | 1       | rs    | SV |
| F1     | 1 rsv 1 rsv |                  |    |     |         |    |     |    |    |    |         |        |        |    |    |    |    |    |    |      |      | 111 |     | rs | SV |   |   |   |   |         |       |    |
| format | 31          | 30               | 29 | 28  | 27      | 26 | 25  | 24 | 23 | 22 | 21      | 20     | 19     | 18 | 17 | 16 | 15 | 14 | 13 | 12   | 11   | 10  | 9   | 8  | 7  | 6 | 5 | 4 | 3 | 2       | 1     | 0  |

Figure 2. eTPU Instruction Set Coding

The comparative programmer's models for the TPU and eTPU are shown in the figure.

Performance of the microengine has been enhanced by stretching the registers and arithmetic unit to 24 bits and extending the maximum clock speed of the eTPU. In addition, the 10 clock Time Slot Transition of the TPU has been reduced to 6 clocks. The new instruction set includes some much needed bit manipulation instructions. The eTPU also boasts a Multiply and Divide unit that can even execute a MAC instruction. Despite the great increase in complexity, a survey suggests that automotive functions that require multiple word parameters can be programmed more efficiently on the eTPU than the TPU.



Figure 3. Comparative Programming Models: TPU (Left) and eTPU

The number of events that can request service for a given channel has been increased, and the entry vector table for each function has been doubled from 16 to 32. In addition, an alternate entry table can be selected,



offering even more flexibility. This allows the eTPU to determine which thread needs to be run without needing to execute code. Since many applications are designed with large and complicated state tables, a new Dispatch instruction has been provided to more quickly vector to the correct execution thread.

The eTPU includes hardware support for an Angle Clock Function. This feature can be used to track an input pulse signal from a toothed wheel sensor and insert a number of equally spaced counts between each pulse to provide a counter that tracks the angle of the wheel. The counter can be used to sense inputs and drive outputs based on the angle of the wheel shaft. Features of the Angle Clock include a selectable tick rate, missing tooth corrections, and full monotonic position counts. The angle clock reference can be used as a compare base, enabling any function to operate in the time domain, the angle domain, or both.

Time and angle counter buses can be exported to additional eTPUs or other compatible modules such as the Enhanced Modular I/O System (eMIOS). All channels of the timing system can operate with a common time and angle reference.

A debug mode, internal register visibility, and Nexus Class 3 interface provide a much greater level of silicon development support than the TPU ever enjoyed.

## 6 Tools

The TPU was never expected to be programmed by customers; hence, the tool and application support fell short of market expectations. In spite of this, the TPU steadily gained acceptance thanks to some extraordinary programmers, consultants, and independent tools vendors who persevered despite the minimal support.

With the eTPU, tools are being developed with the silicon and have been available in advance of the first eTPU microcontroller. Included in the Freescale sponsored tool set are an ISO C compiler from Byte Craft, a cycle accurate eTPU simulator from ASH WARE, and source level debuggers from Lauterbach and Metrowerks. In addition, Metrowerks has integrated all these tools with the core development and simulation tools into the popular Code Warrior IDE to support the MPC5554, the first eTPU microcontroller device from Freescale.

The eTPU compiler will support C source code compliant with the draft report on C for Embedded Systems, and will provide portability to future compatible devices. The eTPU source files will automate memory allocation, resolve variable references, and simplify host-eTPU interfaces. The C language access to the eTPU will not make an eTPU programmer out of any C coder, but it will make the eTPU much more accessible to a real time systems engineer. With modern optimization technology, we expect the compiler to compete reasonably with well-written assembly code.

The compiler will emit Elf/Dwarf format files making possible source-level debugging of the eTPU microcode. Metrowerks and Lauterbach offer a full feature eTPU debuggers integrated into their popular IDEs.

Real-time controller debugging is difficult at best and often impossible at full speed. To provide the necessary development support for the eTPU, Freescale has engaged Ash Ware to extend their popular TPU Simulator to support the eTPU. This tool has been co-verified against the silicon design to ensure accurate behavior of the model as well as correct operation of the silicon to the system requirements.



#### Summary

The stand alone tools can provide adequate support for developing independent functions on the eTPU. Modern systems, however, are moving toward true distributed processor control systems. For example, while the eTPU is capable of gathering raw data at a very high rate, many systems will require the data to be processed in the main CPU before closing the loop to an output device.

Additional applications support for the eTPU will include sample functions, standard function sets (general, automotive and motor control), initialization code, manuals, application notes, and training courses.

# 7 Summary

Whether your application is simply a faster version of last year's real time function, or a new software emulation of an expensive and inflexible ASIC, you will find that the enhancements of the eTPU have greatly increased the capabilities of the Time Processor Unit to address your requirements. Applications such as spark refiring, complex stepper motor acceleration, and AC induction motor control are now within easy grasp the eTPU. The larger memory and the enhanced microengine can simplify a number of complex TPU applications, while the tools will make programming the device significantly easier for the real time system engineer.



### THIS PAGE INTENTIONALLY LEFT BLANK



### THIS PAGE INTENTIONALLY LEFT BLANK



### THIS PAGE INTENTIONALLY LEFT BLANK



#### **HOW TO REACH US:**

#### USA/Europe/Locations not listed:

Freescale Semiconductor Literature Distribution P.O. Box 5405, Denver, Colorado 80217 1-800-521-6274 or 480-768-2130

#### Japan:

Freescale Semiconductor Japan Ltd. Technical Information Center 3-20-1, Minami-Azabu, Minato-ku Tokyo 106-8573, Japan 81-3-3440-3569

#### Asia/Pacific:

Freescale Semiconductor H.K. Ltd. 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T. Hong Kong 852-26668334

#### Learn More:

For more information about Freescale Semiconductor products, please visit http://www.freescale.com

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2004.

