### **RN00280** PN5180 Firmware Version 4.1 Rev. 1.0 — 10 April 2025

**Release notes** 

#### **Document information**

| Information | Content                                                                          |
|-------------|----------------------------------------------------------------------------------|
| Keywords    | PN5180, NFC frontend controller                                                  |
| Abstract    | Contains information about a specific release product and component information. |



### **1** Document purpose

This document describes the tested functionality and limitations of the firmware PN5180 FW v4.1.

It also describes the release summary, release history, known issues, work-arounds, limitations, and recommendations.

The functionality and limitations of the hardware and product support material (for example, customer development board and support software) are described in separate documents.

### 2 PN5180 firmware version information

### PN5180 software package version (including host utilities): v4.1

PN5180 secure firmware version: v02.0B

For new designs, it is recommended to always use the latest firmware version available.

### 3 Features supported in this release

This section provides the features supported in this firmware/software version release.

#### 3.1 RF protocols

Table 1. RF protocols

Feature/functionality

Reader mode A (106/212/424/848 kbit/s)

Reader mode B (106/212/424/848 kbit/s)

Reader mode FeliCa (212/424 kbit/s)

Reader mode ISO/IEC15693 (26/53/106/212Kbps) - all data rates as specified in the data sheet

Reader mode ISO/IEC18000 3M3 - all data rates as specified in the data sheet

Host card emulation / Card mode ISO/IEC 14443 A-106, A-212, A-424, A-848

Peer-Peer passive communication (ISO18092, PI106, PI212, PI424, PT106, PT212, PT424)

Peer-Peer passive communication with proprietary baud rates (PI212, PI424, PI848, PT212, PT424, PT848)

#### 3.2 Other system features/functionality protocols

#### Table 2. Other system features

Feature/functionality

EMVCo 3.0 (Digital)

Low Power Card detection

# 3.3 Compliancy with this firmware and PNEV5180 hardware (customer development board)

 Table 3. Compliancy with this firmware and PNEV5190B hardware (customer development board)

Feature/Functionality

EMVCo 3.0 L1 analog compliance

### 4 Version history

This section contains the firmware release version history only for PN5180 based device firmware.

| Table 4. Firmware SI No. | Function/feature update                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Firmware version<br>3.4  | Allows EMVCo 2.3.1 compliant EMD error handling<br>Version information:<br>• EEPROM address 0x12: 0x04<br>• EEPROM address 0x13: 0x03                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| Firmware version<br>3.5  | Allows EMVCo 2.5 compliant EMD error handling<br>Version information:<br>• EEPROM address 0x12: 0x05<br>• EEPROM address 0x13: 0x03<br>Changes of version 3.5 compared to version 3.4:<br>• The EMD_CONTROL register is updated to support EMVCo 2.5.<br>• Adaptive Waveform Control (AWC) implemented                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| Firmware version<br>3.6  | Automatic Receiver Control added<br>No silicon initialized with this firmware is available. Usage of this firmware requires an update by the<br>user.<br>Version information:<br>• EEPROM address 0x12: 0x06<br>• EEPROM address 0x13: 0x03<br>Changes of Version 3.6 compared to Version 3.5:<br>• Accessible EEPROM top address is changed to 0xFE<br>• EEPROM functional assignment starting at address 0xD8<br>• EEPROM updates to support using GPO1 during LPCD card detect and GPIO2 during wake-up from<br>standby<br>• Adaptive Receiver configuration (ARC) available: EEPROM table updates for receiver configuration<br>• Energy of external RF field can be used to operate an external system-power-on switch                                                                                                                                                                                                                                                                     |  |  |
| Firmware version 3.7     | not released                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| Firmware version<br>3.8  | Firmware version prepared for EMVCo 2.6<br>Version information:<br>• EEPROM address 0x12: 0x08<br>• EEPROM address 0x13: 0x03<br>Changes of Version 3.6 compared to Version 3.8<br>• EEPROM configuration for PLL_DEFAULT_SETTING (address 0x1C) had been updated with timer<br>options and persistent test bus configuration added<br>• LDO_OUT pin is available for output of regulated 3.3 V, configuration options added<br>to SYSTEM_CONFIG register; SYSTEM_STATUS register is extended by bit<br>LDO_TVDD_OK. THIS FEATURE CAN BE ENABLED ON ALL PN5180 PRODUCT<br>VERSIONS. PRODUCTION TEST OF THIS FEATURE IS PERFORMED ON<br>PN5180A0HN/C3 AND PN5180A0ET/C3 ONLY.<br>• ACTIVE_MODE_TX_RF_ENABLE added to SYSTEM_CONFIG register<br>• The EMD block offers the possibility to stop and restart a CLIF Timer. This selection<br>can be done via register. The firmware 3.8 allows usage of any timer (T0, T1, or T2) as<br>CLIF timer.<br>• Prepared for EMVCo. 2.6 digital compliancy |  |  |

| Table 4. Firmware updatescontinued |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| SI No.                             | Function/feature update                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| Firmware version<br>3.9            | Version information:<br>• EEPROM address 0x12: 0x09<br>• EEPROM address 0x13: 0x03<br>Changes of Version 3.8 compared to Version 3.9:<br>The DPC_XI can be configured in the RAM using SYSTEM_CONFIG, which is used<br>along with the AGC_XI in EEPROM for AGC correction. The DPC_XI in RAM can be<br>used using enable/disable bit in EEPROM. This allows to compensate a temperature<br>shift of the AGC to improve the accuracy of the DPC. (The temperature can be measured<br>externally by the host μC.)<br>• SYSTEM_CONFIG register bits in range[12-19] are used to configure the 8 bit signed<br>value (+/- 0 to 127).<br>DPC_XI value in RAM<br>• In EEPROM, Dynamic DPC_Xi RAM can be enabled/disabled using EEPROM<br>Misc_Config, bit 5 |  |  |  |
| Firmware version<br>3.A            | Version information:<br>• EEPROM address 0x12: 0x09<br>• EEPROM address 0x13: 0x03<br>Changes of Version 3.9 compared to Version 3.A:<br>Supports EMVCo2.6 and more ARC Parameters<br>• By Default, the EEPROM LPCD_REFERENCE_VALUE is set to 8<br>• By Default, the EEPROM LPCD Selection is set to AUTO CALIBRATION.<br>Bit Field [1:0] 00 - Auto Calibration 01 - Self Calibration 10 & 11 - RFU.<br>• ARC Parameters supported: MIN_LEVELP, MINLEVEL, RX_HPCF and RX_GAIN.<br>(MIN_LEVEL & MIN_LEVELP can vary b/w +/- 3, whereas the actual value is 4 bit)                                                                                                                                                                                      |  |  |  |
| Firmware version<br>4.0            | Version information:<br>• EEPROM address 0x12: 0x00<br>• EEPROM address 0x13: 0x04<br>Changes of Version 3.A compared to Version 4.0:<br>No functional difference to Firmware Version 3.A.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| Firmware version<br>4.1            | Version information:<br>Improved FeliCa EMD handling<br>Fixed corner case behavior of DPC which reduced power by several gears during reception                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |

#### Table 4. Firmware updates...continued

### 5 Recommendations, known limitations, and precautions

This section provides the known limitations in the FW/HW recommendations.

#### 5.1 Known limitations

- The host must read all the expected number of bytes. For example, for Read\_Reg, the host shall read 4 bytes (not less).
- TxBitPhase loading incorrect for high values: The maximum allowed TxBitPhase value is 0xBF.
- Unexpected Protocol Error for TypeF frame: When receiving a TypeF frame with length byte 0xFF and first data byte 0x00, an unexpected protocol error is indicated and reception stops. This combination of bytes cannot occur in the NFC Forum and JIS X 6319 specification.

#### 5.2 Recommendations

EGT should not be send for the last byte before EOF.

The device supports transmission of an EGT after the stop bit. The standard is interpreted in the way that EGT is transmitted for every byte.

In an update of the standards, it is now clarified that EGT must not be transmitted for the last byte (before EOF). As EGT is not needed and usually not used, this is expected to cause no issues.

### 6 Revision history

| Document ID   | Release date  | Description                                    |
|---------------|---------------|------------------------------------------------|
| RN00280 v.1.0 | 10 April 2025 | PN5180 firmware v4.1 release. Initial version. |

#### PN5180 Firmware Version 4.1

### Legal information

### Definitions

**Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information.

### Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at https://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Suitability for use in non-automotive qualified products — Unless this document expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

Evaluation products - This evaluation product is intended solely for technically qualified professionals, specifically for use in research and development environments to facilitate evaluation purposes. It is not a finished product, nor is it intended to be a part of a finished product. Any software or software tools provided with an evaluation product are subject to the applicable license terms that accompany such software or software tools. This evaluation product is provided on an "as is" and "with all faults" basis for evaluation purposes only and is not to be used for product qualification or production. If you choose to use these evaluation products, you do so at your risk and hereby agree to release, defend and indemnify NXP (and all of its affiliates) for any claims or damages resulting from your use. NXP, its affiliates and their suppliers expressly disclaim all warranties, whether express, implied or statutory, including but not limited to the implied warranties of non-infringement, merchantability and fitness for a particular purpose. The entire risk as to the quality, or arising out of the use or performance, of this evaluation product remains with user. In no event shall NXP, its affiliates or their suppliers be liable to user for any special, indirect, consequential, punitive or incidental damages (including without limitation damages for loss of business, business interruption, loss of use, loss of data or information, and the like) arising out the use of or inability to use the evaluation product, whether or not based on tort (including negligence), strict liability, breach of contract, breach of warranty or any other theory, even if advised of the possibility of such damages. Notwithstanding any damages that user might incur for any reason whatsoever (including without limitation, all damages referenced above and all direct or general damages), the entire liability of NXP, its affiliates and their suppliers and user's exclusive remedy for all of the foregoing shall be

limited to actual damages incurred by user based on reasonable reliance up to the greater of the amount actually paid by user for the evaluation product or five dollars (US\$5.00). The foregoing limitations, exclusions and disclaimers shall apply to the maximum extent permitted by applicable law, even if any remedy fails of its essential purpose and shall not apply in case of willful misconduct.

**HTML publications** — An HTML version, if available, of this document is provided as a courtesy. Definitive information is contained in the applicable document in PDF format. If there is a discrepancy between the HTML document and the PDF document, the PDF document has priority.

#### PN5180 Firmware Version 4.1

**Translations** — A non-English (translated) version of a document, including the legal information in that document, is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

Security — Customer understands that all NXP products may be subject to unidentified vulnerabilities or may support established security standards or specifications with known limitations. Customer is responsible for the design and operation of its applications and products throughout their lifecycles to reduce the effect of these vulnerabilities on customer's applications and products. Customer's responsibility also extends to other open and/or proprietary technologies supported by NXP products for use in customer's applications. NXP accepts no liability for any vulnerability. Customer should regularly check security updates from NXP and follow up appropriately. Customer shall select products with security features that best meet rules, regulations, and standards of the intended application and make the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP.

NXP has a Product Security Incident Response Team (PSIRT) (reachable at <u>PSIRT@nxp.com</u>) that manages the investigation, reporting, and solution release to security vulnerabilities of NXP products.  $\ensuremath{\mathsf{NXP}}\xspace{\mathsf{B.V.}}$  — NXP B.V. is not an operating company and it does not distribute or sell products.

#### Licenses

Purchase of NXP ICs with NFC technology — Purchase of an NXP Semiconductors IC that complies with one of the Near Field Communication (NFC) standards ISO/IEC 18092 and ISO/IEC 21481 does not convey an implied license under any patent right infringed by implementation of any of those standards. Purchase of NXP Semiconductors IC does not include a license to any NXP patent (or other IP right) covering combinations of those products with other products, whether hardware or software.

### Trademarks

Notice: All referenced brands, product names, service names, and trademarks are the property of their respective owners.

NXP — wordmark and logo are trademarks of NXP B.V.

EdgeVerse — is a trademark of NXP B.V.

FeliCa — is a trademark of Sony Corporation.

PN5180 Firmware Version 4.1

### **Tables**

| Tab. 1. | RF protocols4                    |
|---------|----------------------------------|
| Tab. 2. | Other system features4           |
| Tab. 3. | Compliancy with this firmware    |
|         | and PNEV5190B hardware (customer |
|         | development board)4              |

### Contents

| 1   | Document purpose                    | 2 |
|-----|-------------------------------------|---|
| 2   | PN5180 firmware version information |   |
| 3   | Features supported in this release  | 4 |
| 3.1 | RF protocols                        | 4 |
| 3.2 | Other system features/functionality |   |
|     | protocols                           | 4 |
| 3.3 | Compliancy with this firmware       |   |
|     | and PNEV5180 hardware (customer     |   |
|     | development board)                  | 4 |
| 4   | Version history                     | 5 |
| 5   | Recommendations, known limitations, |   |
|     | and precautions                     | 7 |
| 5.1 | Known limitations                   | 7 |
| 5.2 | Recommendations                     | 7 |
| 6   | Revision history                    | 8 |
|     | Legal information                   | 9 |
|     |                                     |   |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© 2025 NXP B.V.

All rights reserved.

For more information, please visit: https://www.nxp.com

Document feedback Date of release: 10 April 2025 Document identifier: RN00280