

**NBPx** Battery pressure monitor sensor Rev. 2 – 1 October 2021

**Product brief** 

### **1** General description

The NBPx family consists of small QFN (4 mm x 4 mm x 1.98 mm), fully integrated battery pressure monitoring sensors (BPMS). The NBPx BPMS solution integrates an 8-bit central processing unit (CPU) and NXP-provided firmware to create the ready-to-use pressure sensor.

The battery pressure monitoring sensors have a built in MCU and are capable of sensing the pressure change, making a configuration-based decision, and acting on this decision while providing this information to the host system.

### 2 Features and benefits

- Wide operating pressure range 40 250 kPa
- Transducer measurement interfaces with low-power AFE:
  - 10-bit compensated pressure sense element
  - 8-bit compensated internal device temperature measurement
  - 8-bit compensated internal device voltage measurement
- 12-entry pressure FIFO
- Selectable host wake-up indications:
  - fixed pressure threshold
  - relative pressure threshold
  - pressure rate of change threshold  $\Delta P/\Delta T$
- · Interfaces:
  - Client SPI to support host access to internal peripherals, registers, and memory
  - PWM Output available for ease of integration implementation
- User-selectable sampling interval
- Low-voltage detection
- Qualified in compliance with AEC-Q100, Rev. H

### 3 **Operations**

### 3.1 Communication between the NBPx and external host

Figure 1 shows an example block diagram of the NBPx interfaced with an external host. Table 1 shows the pin descriptions for the NBPx.







| Pin                 | Description                                                                                                                                                                                                                                                                                        | Remarks                                                                                                                                                                                                                                             |
|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PS ENABLE<br>(PTB1) | When enabled, the NBPx asserts the PS ENABLE pin before generating a pulse on the INT pin.                                                                                                                                                                                                         | The WAKE-UP signal can be used<br>for the external host to request SPI<br>communication with the NBPx, to<br>read memory and change settings, or<br>trigger a self-test, firmware verification,<br>software reset, or clear flags and user<br>FIFO. |
| CS_B/WAKE UP (PTA0) | <ul> <li>When SPI is enabled: Client Select<br/>active low</li> <li>When SPI is disabled: WAKE-UP /<br/>low state triggers an interrupt on<br/>NBPx side (no edge required)</li> </ul>                                                                                                             | Client Select when active low, ready for<br>SCLK clock and data                                                                                                                                                                                     |
| SCLK (PTA1)         | SPI clock                                                                                                                                                                                                                                                                                          | SPI clock from external host                                                                                                                                                                                                                        |
| SICO (PTA2)         | SPI SICO                                                                                                                                                                                                                                                                                           | Server-In-Client-Out data                                                                                                                                                                                                                           |
| SOCI (PTA3)         | SPI SOCI                                                                                                                                                                                                                                                                                           | Server-Out-Client-In data                                                                                                                                                                                                                           |
| READY / INT (PTB0)  | <ul> <li>READY signal: following a WAKE-UP event, the NBPx indicates to the external host it is ready for the SPI transfers by asserting the pin.</li> <li>INT signal: the NBPx notifies the external host that an event requiring attention occurred by generating a pulse on the pin.</li> </ul> | The external host should enable a pull<br>up/down to maintain the pin in idle state<br>as long as the NBPx does not assert it.                                                                                                                      |

 Table 1. Connection pins description

| Pin  | Description | Remarks                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PTA4 | PTA4 / BKGD | PTA4 Pin - The PTA4 pin places the device in the BACKGROUND DEBUG mode (BDM) to evaluate CPU code and transfer data to/from the internal memory. If the BKGD/PTA4 pin is held low when the device comes out of a power-on-reset (POR), the device switches into the ACTIVE BACKGROUND DEBUG mode (BDM). The BKGD/PTA4 pin has an internal pullup device or can be connected to VDD in the application, unless there is a need to enter BDM operation after the device as been soldered into the PWB. If in-circuit BDM is desired, the BKGD/PTA4 pin should be connected to VDD through a resistor (~10 kΩ or greater) which can be over-driven by an external signal. This resistor reduces the possibility of inadvertently activating the debug mode in the application due to an EMC event. When the application programs port A to GPIOs, PTA4 becomes output-only. |

#### Table 1. Connection pins description...continued

### 3.2 Serial peripheral interface (SPI) module

The SPI module is configured as a standard client SPI which allows a full duplex, synchronous, serial communication between the unit and a server SPI device.

The principal features of the SPI block are summarized as follows:

- Client only mode operation.
- Full-duplex, 4 wire, synchronous serial communication.
- Command-Response communication format.
- SCLK operation up to 10 MHz supported.
- Fixed Clock polarity and phase supported (CPOL=0, CPHA = 0).
  - The SPI module requires the base clock value to be at the low state (CPOL = 0) with data captured on the rising edge of the clock and data propagated on the falling edge of the clock (CPHA = 0).
- Supports 8-bit register read and write operations via 16 clock transfers.
- Even Parity error-checking.
- Alternate bus controller for the system-on-chip (SoC) internal IP Bus system.
   SPI can be used to access the entire Memory map of the NBPx.
- Contains eight, 8-bit memory mapped registers for user and test mode operations.
- Decodes SPI test mode entry sequence and enables SPI test mode.

### 3.3 Main features

#### Table 2. List of the main software-implemented features

| Feature                                                                                            | Description                                                                                                                                                                                                                                          | Event occurrence                                              | User configuration                                                                                        |
|----------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|
| Sensor Data<br>Measurement                                                                         | The NBPx takes compensated pressure<br>measurement and can notify the external<br>host that sensor data is available or that                                                                                                                         | Periodic                                                      | Enable/disable pulse generation<br>when sensor data ready or when<br>acquisition status flag is not clear |
|                                                                                                    | measurement completed with errors.<br>The last 12 pressure values are stored in<br>memory.                                                                                                                                                           |                                                               | Period selection (ODR)                                                                                    |
| PressureThe NBPx monitors the pressure changeChangeover time and notifies the external host if the |                                                                                                                                                                                                                                                      | Pressure value<br>is verified at the                          | Pressure monitoring options selectable independently                                                      |
| Detection<br>(PCD)                                                                                 | pressure change conditions set by the user are met.                                                                                                                                                                                                  | ODR rate                                                      | Programmable warning thresholds                                                                           |
| (1.02)                                                                                             |                                                                                                                                                                                                                                                      |                                                               | Programmable debounce counter                                                                             |
| Self-test                                                                                          | The NBPx performs self-test for the ADC and                                                                                                                                                                                                          | Periodic and/or                                               | Enable/Disable periodic self-test                                                                         |
|                                                                                                    | Pressure Measurement Cell (Pcell). In case of failed status, the NBPx can notify the external                                                                                                                                                        | punctual (triggered by the appropriate                        | If enabled, period selection                                                                              |
|                                                                                                    | host.<br>The result of the last Self-test is stored in<br>memory.                                                                                                                                                                                    | command written<br>via SPI)                                   | Enable/disable pulse generation if an error is detected                                                   |
| Firmware<br>Integrity<br>Verification                                                              | The NBPx calculates the 16-bit XOR<br>checksum of the entire FLASH memory<br>and compares it with the value stored at<br>production. If values are different, the NBPx<br>can notify the external host.<br>The result of the last firmware integrity | Triggered by<br>the appropriate<br>command written<br>via SPI | Enable/disable pulse generation if an error is detected                                                   |
|                                                                                                    | verification is stored in memory.                                                                                                                                                                                                                    |                                                               |                                                                                                           |

#### 3.4 State-transition diagram

The NBPx takes pressure measurements and completes a compensation. The result is then used for the pressure change detection. Optionally, the host can configure NBPx for the self-test.

In addition to the periodic events, the external host can request access to the NBPx memory with the WAKE-UP pin. When the WAKE-UP pin is lowered, the NBPx enables SPI, and remains in RUN mode until the SPI transfers have completed. During the SPI transfers, the external host has read and write access to the NBPx memory in order to perform operations such as reading status flags, reading sensor data or requesting specific actions to be taken after completion of the SPI transfers.

After completion of the periodic and internally triggered actions, the NBPx checks whether a condition for pulse generation was met. If so, the bit STATUS\_INTF is set, the NBPx enables SPI, optionally asserts the PS ENABLE pin, and triggers a pulse on the INT pin to notify the external host that an event requiring attention occurred. Then it remains in RUN mode while the SPI transfers have not completed.

Typically, the external host accesses the NBPx memory and reads the STATUS register to identify the event requiring attention. Depending on the type of event, additional registers (such as SENSTATUS, the pressure FIFO, etc.) may also be read. To acknowledge the event, the CMD\_ACKINTF bit must be set by the external host.

Figure 2 illustrates the state-transition diagram.

#### Battery pressure monitor sensor



### 3.5 Pressure change detection description

#### 3.5.1 Overview

Pressure measurements are taken at a period configured by the user. The last 12 measurements are stored in the pressure FIFO. The pressure FIFO acts like a rolling buffer and is described later in this section.

Several options with configurable settings are available to monitor pressure variation and determine when the external host should be notified that pressure change conditions have been met. The following three options are available and can be enabled independently. When more than one option is enabled, the program checks whether at least one option has met the condition, and if so, raises the appropriate flags and notifies the external host via the INT pin.

- Option to monitor the pressure vs. a fixed threshold: If pressure value has exceeded the fixed threshold set by the user, the flag PCSTATUS\_FTF is raised.
- Option to monitor the pressure vs. a relative threshold: The NBPx monitors when pressure is rising and raises the PCSTATUS\_RTF flag when the pressure increase ΔPressure has exceeded the relative threshold set by the user.
- Option to monitor the pressure rate of change vs. a rate of change threshold: The NBPx monitors when pressure is rising. When pressure has been rising for a certain time, configured by the user, the slope Δpressure/Δtime is calculated. If the slope is greater than the threshold configured by the user, the flag PCSTATUS\_STF is raised.

After each new sample taken, when the program has executed all algorithms of the enabled options, the STATUS\_INTF flag is raised if at least one of the pressure change STATUS flags (STATUS\_PCFTF, STATUS\_PCRTF or STATUS\_PCSTF) is raised. When STATUS\_INTF is set, the external host is notified that pressure change conditions have been met and is notified via the INT pin.

Each option is detailed in Section 3.5.2 through Section 3.5.5.

#### 3.5.2 Description of the fixed threshold option

This option is enabled when bit PCCFG\_FTEN is set. When a new pressure measurement is available, the pressure value is compared with the fixed threshold Pfix\_T configured by the user. If the pressure value exceeds the threshold, the debounce counter Deb\_FT\_cnt is incremented. Otherwise, Deb\_FT\_cnt is decremented. When the Deb\_FT\_cnt exceeds the Debounce\_T value configured by the user, the PCSTATUS\_FTF flag is raised.

The purpose of Deb\_FT\_cnt is to make sure that the flag is raised only after the condition has been met for a minimum number of samples. This avoids the possibility of a falsealarm occurring when a single-measurement meets the condition due to a coincidental event, such as noise, affecting the measurement.

The algorithm flow is show in Figure 3.

#### Battery pressure monitor sensor



Figure 3. Fixed Threshold algorithm flow

The variables and thresholds used in the flow are described below:

- P<sub>current</sub>: variable internal to the NBPx program that holds the latest pressure measurement.
- Pfix\_T: user-configurable threshold. The value is stored in PCFIXTH/L registers. No flag is raised as long as pressure does not consistently exceed this threshold.
- Deb\_FT\_cnt: counter internal to the NBPx program updated every time a new pressure measurement is taken. The counter is incremented if the pressure exceeds the threshold Pfix\_T. It is decremented otherwise. When the counter reaches 0, it cannot be further decremented.
- Debounce\_T: user-configurable threshold. The value is stored in PCDEBT register. When the value in Deb\_FT\_cnt exceeds this threshold, pressure is considered to be consistently above Pfix\_T, so the FTF flag is raised and external host notified.

An example of algorithm execution is shown in Figure 4. In this example, the sample rate is set to 100 ms. The pressure FIFO depth is 12 measurements; the gray dots represent the pressure values not available in the FIFO anymore when the flag is raised; the black and green dots represent the pressure values available in the FIFO when the flag is raised; the green dot represents the latest pressure measurement added to the FIFO when the flag is raised.

#### Battery pressure monitor sensor



#### 3.5.3 Description of the relative threshold option

The relative threshold option is enabled when bit PCCFG\_RTEN is set. The algorithm monitors pressure rising, and whether the pressure increase has exceeded the threshold set by the user. To check for pressure rise, the current pressure measurement  $P_{current}$  is compared with the previous measurement  $P_{previous}$ : the current measurement must be greater than the previous one by a certain number of counts Min\_T, configurable by the user. This is to ensure that pressure is actually increasing, and that an increase of the pressure value is not due to sensor drift only. When pressure is increasing, i.e. when  $P_{current} > P_{previous} + Min_T$ , a counter Incr\_cnt is incremented. It is decremented otherwise.

If pressure has been rising, the pressure increase  $\Delta P = P_{current} - P_{ref}$  is compared with the user threshold Prel\_T. If greater, the counter Deb\_RT\_cnt is incremented. Otherwise, Deb\_RT\_cnt is decremented. When Deb\_RT\_cnt is greater than the user threshold Debounce\_T, a flag is raised.

If both the Deb\_RT\_cnt and Incr\_cnt are equal to 0, the current pressure value  $P_{current}$  is set as the reference value  $P_{ref}$ .

The purpose of Deb\_RT\_cnt is to make sure that the flag is raised only after the condition has been met for a minimum number of samples. This avoids the possibility of a falsealarm occurring when a single-measurement meets the condition due to a coincidental event, such as noise, affecting the measurement.

The algorithm flow is shown in Figure 5.

#### Battery pressure monitor sensor



The variables and thresholds used in the flow are described below:

- P<sub>current</sub>: variable internal to the NBPx program that holds the latest pressure measurement.
- P<sub>previous</sub>: variable internal to the NBPx program that holds the previous pressure measurement.

- P<sub>ref</sub>RT: variable internal to the NBPx program that stores the last pressure value before the pressure started to rise.
- Min\_T: user-configurable threshold that defines the minimum number of counts by which the current pressure value must exceed the previous pressure value, for the NBPx program to consider that the pressure is rising. The value is stored in PCMINT register.
- Incr\_cnt: variable internal to the NBPx incremented when pressure is rising, and decremented otherwise.
- Prel\_T: user-configurable threshold. No flag is raised as long as pressure increase does not consistently exceed this threshold. The value is stored in PCRELTH/L registers.
- Deb\_RT\_cnt: counter internal to the NBPx program incremented when the pressure increase exceeds the Prel\_T. If pressure is still rising but the pressure increase remains below Prel\_T, Deb\_RT\_cnt is decremented. When the counter reaches 0, it cannot be further decremented.
- Debounce\_T: user-configurable threshold. When the value in Deb\_RT\_cnt exceeds this threshold, the pressure increase is considered to be consistently above Prel\_T, so the RTF flag is raised and external host notified. The value is stored in PCDEBT register.

Figure 6 shows an example algorithm execution. In this example, the sample rate is set to 100 ms. The pressure FIFO depth is 12 measurements; the gray dots represent the pressure values not available in the FIFO anymore when the flag is raised; the black and green dots represent the pressure values available in the FIFO when the flag is raised; the green dot represents the latest pressure measurement added to the FIFO when the flag is raised.



#### 3.5.4 Description of the rate of change threshold option

This option is enabled when PCCFG\_STEN is enabled. When a new measurement  $P_{current}$  is taken, it is compared with the previous value  $P_{previous}$ . The current measurement must be greater than the previous one by a certain number of counts Min\_T, configurable by the user, to consider that the pressure is rising. This is to ensure

that pressure is actually increasing, and that an increase of the pressure value is not due to sensor drift only. When pressure is increasing, i.e. when  $P_{current} > P_{previous} + Min_T$ , the counter Deb\_ST\_cnt is incremented. It is decremented otherwise. When Deb\_ST\_cnt exceeds the threshold value Debounce\_T set by the user, the Slope =  $\Delta pressure/\Delta time$  is calculated and compared with the threshold Slope\_T configured by the user. If Slope > Slope\_T then a flag is raised.

The algorithm flow is shown in Figure 7.



The different variables and thresholds correspond to the following:

- P<sub>current</sub>: variable internal to the NBPx program that holds the latest pressure measurement. Pressure measurements are taken at a sample rate configured by the user.
- P<sub>previous</sub>: variable internal to the NBPx program that holds the previous pressure measurement.
- P<sub>ref</sub>ST: variable internal to the NBPx program that stores the last pressure value before the pressure started to rise.
- t: 16-bit variable internal to the NBPx that is incremented periodically at the pressure sample rate when the pressure has been rising (i.e. when Deb\_ST\_cnt is greater than 0) to keep track of the number of sampling periods during which pressure has been rising.

If t value reaches its maximum value 65535, this means the pressure has been increasing over the last 65535 sampling periods but the Debounce counter has not reached the Debounce threshold. This only happens if the Debounce threshold is set to a very high value and pressure increases extremely slowly. When such a situation occurs, the process resets in order to avoid rollover and a potentially incorrect slope calculation.

- Min\_T: user-configurable threshold that defines the minimum number of counts by which the current pressure value must exceed the previous pressure value, for the NBPx program to consider that the pressure is rising. The value is stored in PCMINT register.
- Deb\_ST\_cnt: counter internal to the NBPx program updated every time a new pressure measurement is taken. The counter is incremented if the pressure is considered to be increasing, following the condition described above. It is decremented otherwise. When the counter reaches 0, it cannot be further decremented.
- Debounce\_T: user-configurable threshold. The value is stored in PCDEBT register. When the value in Deb\_ST\_cnt exceeds this threshold, the pressure increase is considered consistent and the slope of pressure versus time is calculated to check whether the pressure increase should be notified to the external host.
- Slope: variable internal to the NBPx program that holds the value of the scaled slope (Pcurrent - Pref) \* 128 / (t+1).
   The coefficient 128 provides improved precision in the slope calculation since all calculations are computed with integer values. Examples of slope calculation are provided in the description of the PCSLOPETH/L registers.
- Slope\_T: user-configurable threshold. The value is stored in PCSLOPETH/L registers. When the value in Slope exceeds this threshold, the pressure increase is considered significant and the NBPx raises the Pressure Change Detection flag before notifying to the external host that an event requiring attention occurred.

Figure 8 shows an example algorithm execution. In this example, the sample rate is set to 50 ms. The Pressure FIFO depth is 12 measurements; the gray dots represent the pressure values not available in the FIFO anymore when the flag is raised; the black and green dots represent the pressure values available in the FIFO when the flag is raised; the green dot represents the latest pressure measurement added to the FIFO when the flag is raised.

#### Battery pressure monitor sensor



#### 3.5.5 Description of the pressure FIFO

The last twelve pressure measurements are stored in the pressure FIFO. Pressure measurements are stored on two bytes, so the FIFO depth is 24 bytes. The FIFO is implemented as a rolling buffer: the most recent pressure measurement overwrites the oldest one. An 8-bit index holds the value of the last address written.

The FIFO starts at address \$0076 and ends at address \$008D. Addresses that have not yet been written contain the value 0x00. Measurements are written from the lower to the higher addresses, Most Significant Byte first. When the highest address has been written, the next sample is written at the lowest address.

<u>Figure 9</u> shows how the program fills FIFO, for the first 25 samples. The index value after the sample Pn - the nth sample - has been written is also indicated.



#### 3.6 SPI transfer sequence

#### 3.6.1 SPI transfer requested by the external host via the WAKE-UP pin

At any time, the external host can request SPI communication by lowering the WAKE-UP pin, which triggers an interrupt on the NBPx side. When the NBPx is ready for the transfers, it asserts the READY pin. The polarity of the READY/INT pin is configured with the bit INTTRIG\_INTPOL. After asserting the READY pin, the NBPx writes in the SPIOPS register to halt itself, in order to avoid any memory access contention with the SPI server. Note that the NBPx remains halted for a maximum of 2048 ms (SPI timeout), so the duration of the transfers should not exceed this time. The SPI server should poll the READY pin and start the SPI transfers only after this pin was asserted by the NBPx. During the SPI transfers, the SPI server can perform read and write access to the NBPx memory. The list of addresses relevant for the application is given later in this document.

If the status of the SPI transfer corresponds to "internal bus contention fault", this indicates that the External MCU and the NBPx are requesting an SPI transfer at the same time and that the External MCU has started the SPI transfers while the NBPx was generating the pulse on the INT pin. If such event occurs, the External MCU should wait for the INT pin to come back to idle state before resuming the SPI transfers.

If the NBPx wakes up from the CS\_B being driven low and then back to high state by the external host, the SPI status indicates the clock fault status due to the missing SCLK cycles. Therefore, the external host must treat the first command as a dummy to clear the SPI error status. Normal responses will remain after the first successful SPI command.

When the SPI server has completed all read and write accesses, it should perform a last write access to the NBPx memory in order to clear the SPIOPS register. After the register has been cleared, the NBPx resumes operation and drives the READY pin to inactive

state before disabling the SPI block. If the SPI server does not clear the SPIOPS register, the NBPx will automatically resume operations after the timeout duration.

#### The timing is described in Figure 10.

WAKE-UP pin, with INTTRIG INTPOL=1

| CS_B/WAKE-UP pin<br>Controlled by external host                                                                    |                       |             |                                                      |           |                |                                                       |
|--------------------------------------------------------------------------------------------------------------------|-----------------------|-------------|------------------------------------------------------|-----------|----------------|-------------------------------------------------------|
| INT/READY pin<br>Controlled by NBP8<br>INTTRIG_INTPOL=1                                                            | Worst<br>case:<br>8ms |             |                                                      |           |                |                                                       |
| SPIOPS register<br>Register in NBP8 memory<br>set to non-zero value by<br>the NBP8 and cleared by<br>external host |                       | NBP8 set    |                                                      |           | Exte           | ernal host clears                                     |
| SCLK pin<br>Controlled by external host                                                                            |                       |             |                                                      |           |                |                                                       |
|                                                                                                                    |                       |             | al host performs read and<br>ns as needed by the app |           |                | the SPIOPS register<br>s have completed<br>aaa-037677 |
| Figure 10. SPI tir                                                                                                 | ming desc             | ription whe | n transfers are                                      | requested | I by the exter | nal host via the                                      |

Important note: Figure 10 shows that the CS\_B / WAKE-UP pin is held low by the external host from the moment the external host lowers the pin to request a transfer, until the end of the first SPI transfer. In reality, the actual sequence implemented by the external host may be different, taking into account the possible software implementation described below.

To trigger the transfer request, the external host application may configure the CS\_B / WAKE-UP pin as GPIO output low, and hold the pin in low state while polling the NBPx READY pin. When the READY pin is asserted by the NBPx, this is an indication to the external host that the SPI transfers can start. To start the transfers, the external host application may configure the CS\_B / WAKE-UP as an SPI pin to be handled by the external host hardware SPI block. At that moment, the SPI transfers have not yet started, so the CS\_B / WAKE-UP may be driven back to high state by the external host hardware SPI block before being driven low again when the first transfer starts.

This implies that there may be a duration during which the CS\_B / WAKE-UP pin is driven to low state and then back to high state again, before the SPI transfers start, as illustrated in Figure 11 below. The NBPx logic considers this duration as a failed SPI transfer due to a clock fault error (CS\_B pin lowered but no SCLK signal). After generating a clock fault error, the NBPx needs one 16-bit transfer to clear the error before continuing normal operations. Consequently, the command inside the first 16-bit transfer performed by the external host will be ignored by the NBPx. The first transfer will be used by the NBPx to clear the clock fault error only. So, the external host has to consider the first transfer to be a dummy transfer, during which the command is not taken into account. It is only from the second transfer that the READ or WRITE commands will be processed by the NBPx.



# 3.6.2 SPI transfer requested by the NBPx, when an event requiring attention occurred

When an event requiring attention has occurred, the NBPx notifies the external host in order to establish SPI communication. For that, the NBPx first enables SPI, asserts the PS ENABLE pin if configured in the PINCFG register, wait 200 ms, and then generates a pulse on the INT pin. The polarity and duration of the pulse are configured with INTTRIG\_INTPOL and INTTRIG\_DUR bits. Following the pulse, the NBPx writes in the SPIOPS register to halt itself, in order to avoid any memory access contention with the SPI server. Note that the NBPx remains halted for a maximum of 2048 ms (SPI timeout), so the duration of the transfers should not exceed this time. The SPI server should poll the INT pin and start the SPI transfers only after the pulse ended, so after this pin was driven back to idle state by the NBPx. During the SPI transfers, the SPI server can perform read and write access to the NBPx memory. The list of addresses relevant for the application is given later in this document. Typically, the external host would start by reading the STATUS register in order to know the origin of the event. The external host must set the CMD\_ACKINTF bit to acknowledge the flags, which will be cleared by the NBPx after completion of the SPI transfers.

When the SPI server has completed all read and write accesses, it should perform a last write access to the NBPx memory in order to clear the SPIOPS register. After the register has been cleared, the NBPx resumes operation. If the SPI server does not clear the SPIOPS register, the NBPx will automatically resume operations after the timeout duration.

The timing is shown in Figure 12.

NRPx

Battery pressure monitor sensor

#### PS ENABLE pin Optionally controlled by NBP8 PINCFG\_PTB1CFG=5 INT/READY pin 200 ms Controlled by NBP8 INTTRIG\_INTPOL=1 SPIOPS register Register bit in NBP8 memory set to non-zero by the NBP8 and cleared by external host CS\_B/WAKE\_UP pin Controlled by external host SCLK pin Controlled by external host External host clears the SPIOPS register External host performs read and write operations as needed by the application after all transfers have comp aaa-037678 Figure 12. SPI timing description when transfers are requested by the NBPx via the INT pin, with PINCFG PTB1CFG = 5 and INTTRIG INTPOL=1

### 3.7 Typical sequence timings

### 3.7.1 Periodic events

<u>Figure 13</u> illustrates a sequence of periodic events. The sampling period configured in the PSP register corresponds to the execution time of the sensor measurements, pressure change algorithm execution, and sleep duration. The available sampling periods are achieved by adjusting the sleep time.

The execution time of the periodic ADC and Pcell Self-Test is not included in the sampling period.

| 11  | Sensors<br>meas. | Pressure<br>Change<br>Algo | Sleep | Periodic<br>Self-Test<br>(ADC and Pcell) | Sensors<br>meas.    | Pressure<br>Change<br>Algo | Sleep  | Sensors<br>meas. | Pressure<br>Change<br>Algo | Sleep |            |
|-----|------------------|----------------------------|-------|------------------------------------------|---------------------|----------------------------|--------|------------------|----------------------------|-------|------------|
| -1/ | Low<br>power     | RUN                        | STOP1 | RUN                                      | Low<br>power        | RUN                        | STOP1  | Low<br>power     | RUN                        | STOP1 |            |
|     | SAM              | IPLING PER                 | RIOD  | SELF-TEST EXE                            | ECUTION 1<br>PERIOD |                            | IPLING | SAM              | PLING PER                  | RIOD  |            |
|     |                  |                            |       |                                          |                     |                            |        |                  |                            | ä     | aaa-037683 |

Figure 13. Sequence of periodic events

#### 3.7.2 NBPx notifying the external host

<u>Figure 14</u> and <u>Figure 15</u> illustrate a sequence of periodic events during which the NBPx notifies the External host that an event requiring attention has occurred. When such an event occurs, the NBPx generates a pulse on the INT pin and then waits until either the External host clears the SPIOPS register via SPI or the 2048 ms timeout period expires.

In the first example, the External host clears the SPIOPS during the last SPI transfer. The NBPx then executes the commands that have been configured by the External host in the CMD register.

The duration of the INT pulse is configured by the user with the INTTRIG\_INTDUR bit. The time during which the NBPx waits after generating the INT pulse depends on the time needed by the External host to start the SPI transfers and the duration of the

Battery pressure monitor sensor

SPI transfers, which itself depends on the SPI baud rate configured on the external host side and the number of transfers performed. The execution time of the commands performed by the NBPx is indicated at the end of this section. The duration of the Self-Test is indicated at the end of this section.



Figure 14. Sequence of events when NBPx notifies the external host of an event and the external host clears the SPIOPS register

The second example illustrates the sequence of events when the external host does not clear the SPIOPS register via SPI. In that case, the NBPx exits the waiting state on timeout before entering the sleep state. Note that in this situation, the NBPx does not execute the potential commands that could have been written in the CMD register. This is because exiting on timeout is not the expected sequence of events, indicating that a problem occurred on the external host side.



Figure 15. Sequence of events when NBPx notifies the external host of an event but the external host does not clear the SPIOPS register

#### 3.7.3 External host requesting an SPI transfer

<u>Figure 16</u> and <u>Figure 17</u> illustrate a sequence of periodic events during which the external host triggers an interrupt on the NBPx side via the WAKE-UP pin in order to request SPI transfers.

If the WAKE-UP interrupt is triggered while the NBPx is in the sleep state (as in the above example), the NBPx wakes up immediately, enables SPI, and raises the READY pin. That series of events (wake up, enable SPI and raise the READY pin) takes 125 µs.

If the WAKE-UP interrupt is triggered while the NBPx is performing sensor measurements, Self-Test or any of the actions triggered by the CMD register, the NBPx first completes the ongoing action before enabling SPI and raising the READY pin.

In the first example, the external host clears the SPIOPS register during the last SPI transfer, as expected. Following the exit of the waiting state, the NBPx executes the commands that have been configured by the external host in the CMD register before continuing its sequence of events.



In the second example, the external host does not clear the SPIOPS register during the SPI transfers, so the NBPx exits the waiting state on timeout before entering the sleep state. Note that in this situation, the NBPx does not execute the potential commands that could have been written in the CMD register. This is because exiting on timeout is not the expected sequence of events, indicating that a problem occurred on the external host side.



### Figure 17. External host requests SPI transfers but does not clear the SPIOPS register

#### 3.7.4 Summary of execution times

<u>Table 3</u> summarizes the execution times of the different actions. Sensor measurements include raw pressure, raw temperature and raw voltage readings, followed by pressure, temperature, and voltage compensations.

| Action                    | Periodic/Triggered       | Duration |
|---------------------------|--------------------------|----------|
| Sensor measurements       | Periodic                 | 4 ms     |
| Pressure change algorithm | Periodic                 | 100 µs   |
| ADC and Pcell self-test   | Periodic                 | 3.47 ms  |
| ADC self-test             | Triggered by CMD_ADCST   | 455 µs   |
| Pcell self-test           | Triggered by CMD_PST     | 3.32 ms  |
| Firmware verification     | Triggered by CMD_FV      | 132 ms   |
| Reset registers           | Triggered by CMD_RESET   | 206 µs   |
| Clear FIFO                | Triggered by CMD_CLRFIFO | 185 µs   |
| Acknowledge INTF          | Triggered by CMD_ACKINTF | 18 µs    |

| Table | 3. | Summarv   | of         | execution | times |
|-------|----|-----------|------------|-----------|-------|
| Tuble | ν. | Gaininary | <b>U</b> 1 | CACCULION | unico |

### 3.8 Read/write registers accessible by the external host over SPI

Section 3.8 details the addresses of the NBPx accessible over SPI by the external host.

 Table 4. Read and write addresses summary

| Address                | Name                                                                       | Bit 7    | Bit 6                              | Bit 5    | Bit 4    | Bit 3     | Bit 2            | Bit 1      | Bit 0    |  |  |
|------------------------|----------------------------------------------------------------------------|----------|------------------------------------|----------|----------|-----------|------------------|------------|----------|--|--|
| \$0038                 | SPIOPS                                                                     | reserved | reserved                           | reserved | reserved | reserved  | CORE_<br>TR_HOLD | reserved   | reserved |  |  |
| \$0050                 | PSP                                                                        |          | PSP[7:0]                           |          |          |           |                  |            |          |  |  |
| \$0051                 | STPER                                                                      |          |                                    |          | STPE     | R[7:0]    |                  |            |          |  |  |
| \$0052                 | PINCFG                                                                     | reserved | reserved                           | reserved | reserved | reserved  |                  | PINCFG[2:0 | ]        |  |  |
| \$0053                 | INTTRIG                                                                    | reserved | reserved                           | INTPOL   | INTDUR   | FVERR     | STERR            | SENSERR    | SENSRDY  |  |  |
| \$0054                 | PCCFG                                                                      | reserved | reserved                           | reserved | reserved | reserved  | STEN             | RTEN       | FTEN     |  |  |
| \$0055                 | STATUS                                                                     | INTF     | PCSTF                              | PCRTF    | PCFTF    | FVF       | PSTF             | ADCSTF     | SENSF    |  |  |
| \$0056                 | SENSTATUS                                                                  | ADCERR   | LVW                                | POVER    | PUNDER   | TOVER     | TUNDER           | VOVER      | VUNDER   |  |  |
| \$0057                 | CMD                                                                        | ACKINTF  | reserved                           | reserved | CLRFIFO  | RESET     | FV               | PST        | ADCST    |  |  |
| \$0058                 | PCDEBT                                                                     |          |                                    |          | PCDE     | BT[7:0]   |                  |            |          |  |  |
| \$0059                 | PCFIXTH                                                                    |          |                                    |          | PCFIX    | T[15:8]   |                  |            |          |  |  |
| \$005A                 | PCFIXTL                                                                    |          |                                    |          | PCFI     | (T[7:0]   |                  |            |          |  |  |
| \$005B                 | PCMINT                                                                     |          |                                    |          | PCMI     | NT[7:0]   |                  |            |          |  |  |
| \$005C                 | PCRELTH                                                                    |          |                                    |          | PCREL    | .T[15:8]  |                  |            |          |  |  |
| \$005D                 | PCRELTL                                                                    |          |                                    |          | PCRE     | LT[7:0]   |                  |            |          |  |  |
| \$005E                 | PCSLOPETH                                                                  |          |                                    |          | PCSLOF   | PET[15:8] |                  |            |          |  |  |
| \$005F                 | PCSLOPETL                                                                  |          |                                    |          | PCSLO    | PET[7:0]  |                  |            |          |  |  |
| \$0070:                | TCODE                                                                      |          |                                    |          | TCOD     | E[7:0]    |                  |            |          |  |  |
| \$0071                 | VCODE                                                                      |          |                                    |          | VCOE     | E[7:0]    |                  |            |          |  |  |
| \$0075                 | INDFIFO                                                                    |          |                                    |          | INDFI    | O[7:0]    |                  |            |          |  |  |
| \$0076<br>to<br>\$008D | PFIFOH<br>1[15:8]<br>PFIFOL1[7:0]<br>to<br>PFIFOH12[15:8]<br>PFIFOL12[7:0] |          | PFIFO1[15:0] through PFIFO12[15:0] |          |          |           |                  |            |          |  |  |

#### The detail of the read/write targets is given below.

| Table 5. | SPI O | perations | (SPIOPS) | (   | address | 0x0038) | ) |
|----------|-------|-----------|----------|-----|---------|---------|---|
|          | 00    | porationo |          | · 1 | addiooo | 0.0000  | , |

| Bit                     | 7    | 6    | 5    | 4    | 3    | 2                    | 1    | 0    |
|-------------------------|------|------|------|------|------|----------------------|------|------|
| R/W                     | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | CORE_<br>TR_<br>HOLD | Bit1 | Bit0 |
| POR or User Reset (\$0) | 0    | 0    | 0    | 0    | 0    | 0                    | 0    | 0    |

#### Table 6. SPIOPS fields description

| Fields                                      | Description                                                                                                                                                                                                                                                                                   |
|---------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reserved[7:3]<br>SPIOPS[2]<br>Reserved[1:0] | SPIOPS[2] CORE_TR_HOLD - Core read/write accesses on hold. This bit is used to ensure that SPI becomes the only internal bus server with unhindered access to the system registers.<br>0 = internal bus normal; SPI is granted access only if the internal CPU is not accessing the same sub- |
|                                             | bus modules; Result of Reset.<br>1 = internal CPU on hold; SPI has unhindered access to the system registers, for the external host<br>SPI server to read or write as needed. Must be cleared to 0 at the end of the external host SPI server<br>transaction, to release the internal CPU.    |

Table 7. Pressure Sampling Period (PSP) (address 0x0050)

| Bit                     | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|-------------------------|------|------|------|------|------|------|------|------|
| R/W                     | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 |
| POR or User Reset (\$4) | 0    | 0    | 0    | 0    | 0    | 1    | 0    | 0    |

#### Table 8. PSP fields description

| Fields          | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0<br>PSP[7:0] | Description         The PSP[7:0] configures the period at which pressure measurement is triggered. The operating range of PSP[7:0] is \$00 to \$06, resulting in the following sampling periods:         PSP[7:0] = \$00: SAMPLING PERIOD = 10 ms         PSP[7:0] = \$01: SAMPLING PERIOD = 20 ms         PSP[7:0] = \$02: SAMPLING PERIOD = 40 ms         PSP[7:0] = \$03: SAMPLING PERIOD = 70 ms         PSP[7:0] = \$04: SAMPLING PERIOD = 135 ms         PSP[7:0] = \$05: SAMPLING PERIOD = 510 ms         PSP[7:0] = \$06: SAMPLING PERIOD = 1000 ms         PSP[7:0] = \$07 to \$FF = same as \$06. |
|                 | The typical sampling periods may vary due to the LFO clock tolerance listed in <u>Section 8 "Electrical</u> specifications".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                 | The reset value is \$04, resulting in a 135 ms period. When the PSP value is changed by the External Host, the Pressure FIFO is cleared after completion of the SPI transfers                                                                                                                                                                                                                                                                                                                                                                                                                               |

| Table 3. Sell-Test Execution Feriou (STFER) (audress 0x005) | Table 9. | Self-Test Execution Period | (STPER) | (address 0x0051) |
|-------------------------------------------------------------|----------|----------------------------|---------|------------------|
|-------------------------------------------------------------|----------|----------------------------|---------|------------------|

| Bit                      | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|--------------------------|------|------|------|------|------|------|------|------|
| R/W                      | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 |
| POR or User Reset (\$FF) | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    |

#### Table 10. STPER fields description

| Fields            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0<br>STPER[7:0] | The STPER[7:0] configures the period at which ADC and Pcell Self-Test is performed. The operating range of STPER[7:0] is \$00 to \$FF. A value of \$00 disables the periodic Self-Test. Any other value gives a range of Self-Test execution period from 1 to 255 x SAMPLING PERIOD. Depending on the value of the bits for the PSP[7:0], the Self-Test execution period can nominally be from 2.55 s to 255 s. The conversion from the decimal value of STPER[7:0] to the period in milliseconds is given as described by the following equation. SELF TEST PERIOD = STPER[7:0] * SAMPLING PERIOD |

#### Table 11. PIN Configuration (PINCFG) (address 0x0052)

| Bit                      | 7 | 6 | 5 | 4 | 3 | 2       | 1       | 0       |
|--------------------------|---|---|---|---|---|---------|---------|---------|
| R/W                      |   |   |   |   |   | PINCFG2 | PINCFG1 | PINCFG0 |
| POR or User Reset (\$00) | 0 | 0 | 0 | 0 | 0 | 0       | 0       | 0       |

#### Table 12. PINCFG fields description

| Fields             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7–3<br>Reserved    | Reserved bits—not for user access                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 2-0<br>PINCFG[2:0] | The PINCFG[2:0] configures the PTB1 pin function as described below:<br>PINCFG[2:0] = 0 0 0: the pin is disabled<br>PINCFG[2:0] = 0 0 1: the pin is disabled<br>PINCFG[2:0] = 0 1 0: the pin is disabled<br>PINCFG[2:0] = 0 1 1: the pin is disabled<br>PINCFG[2:0] = 1 0 0: the PS ENABLE function is enabled and the pin is idle at logic 1, asserted at logic<br>0<br>PINCFG[2:0] = 1 0 1: the PS ENABLE function is enabled and the pin is idle at logic 0, asserted at logic<br>1<br>PINCFG[2:0] = 1 1 0: the pin is disabled<br>PINCFG[2:0] = 1 1 0: the pin is disabled<br>PINCFG[2:0] = 1 1 1: the pin is disabled |

#### Table 13. Interrupt pulse Trigger (INTTRIG) (address 0x0053)

| Bit                         | 7 | 6 | 5      | 4      | 3     | 2     | 1       | 0       |
|-----------------------------|---|---|--------|--------|-------|-------|---------|---------|
| R/W                         | — | — | INTPOL | INTDUR | FVERR | STERR | SENSERR | SENSRDY |
| POR or User<br>Reset (\$3E) | _ | _ | 1      | 1      | 1     | 1     | 1       | 0       |

#### Table 14. INTTRIG fields description

| Fields       | Description                       |
|--------------|-----------------------------------|
| 7:6 Reserved | Reserved bits—not for user access |

| Fields       | Description                                                                                                                                                                                                                                                                                                                                                                                                                  |
|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5<br>INTPOL  | INT pin Polarity – Selects the polarity of the INT/READY pin.<br>0 The pin is asserted to logic 0 during the pulse, and idle at logic 1<br>1 The pin is asserted to logic 1 during the pulse, and idle at logic 0                                                                                                                                                                                                            |
| 4<br>INTDUR  | INT pulse Duration - Selects the duration of the pulse generated by the NBPx on the INT pin.<br>0 Pulse on the INT pin has a duration of 4 ms<br>1 Pulse on the INT pin has a duration of 8 ms                                                                                                                                                                                                                               |
| 3<br>FVERR   | <ul> <li>Firmware Verification Error – Selects whether the NBPx generates a pulse on the INT pin when the Firmware Verification execution completes with errors.</li> <li>0 No pulse generated on the INT pin when the Firmware Verification execution completes with errors</li> <li>1 Pulse generated on the INT pin when the Firmware Verification execution completes with errors</li> </ul>                             |
| 2<br>STERR   | <ul> <li>Self-Test Error – Selects whether the NBPx generates a pulse on the INT pin when the Pcell or ADC</li> <li>Self-Test execution completes with errors.</li> <li>0 No pulse generated on the INT pin when the Self-Test execution completes with errors</li> <li>1 Pulse generated on the INT pin when the Self-Test execution completes with errors</li> </ul>                                                       |
| 1<br>SENSERR | <ul> <li>Sensor Error – Selects whether the NBPx generates a pulse on the INT pin when the sensor data acquisition completed with errors.</li> <li>0 No pulse generated on the INT pin when the sensor data acquisition completed with errors</li> <li>1 Pulse generated on the INT pin when the sensor data acquisition completed with errors</li> </ul>                                                                    |
| 0<br>SENSRDY | <ul> <li>Sensor Data Ready – Selects whether the NBPx generates a pulse on the INT pin when the sensor data acquisition completed, and new sensor data is available.</li> <li>0 No pulse generated on the INT pin when the sensor data acquisition completed, and new sensor data is available</li> <li>1 Pulse generated on the INT pin when the sensor data acquisition completed, and sensor data is available</li> </ul> |

#### Table 14. INTTRIG fields description...continued

#### Table 15. Pressure Change Configuration (PCCFG) (address \$0054)

| Bit                         | 7 | 6 | 5 | 4 | 3 | 2    | 1    | 0    |
|-----------------------------|---|---|---|---|---|------|------|------|
| R                           |   |   |   |   |   | STEN | RTEN | FTEN |
| POR or User<br>Reset (\$01) | 0 | 0 | 0 | 0 | 0 | 0    | 0    | 1    |

#### Table 16. PCCFG fields description

| Fields          | Description                                                                                                                                                                                 |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-3<br>Reserved | Reserved bits – Not for user access.                                                                                                                                                        |
| 2<br>STEN       | <ul> <li>Slope Threshold Enable – Enables the option to monitor the pressure change of rate vs. a change of rate threshold.</li> <li>0 Option disabled</li> <li>1 Option enabled</li> </ul> |
| 1<br>RTEN       | Relative Threshold Enable – Enables the option to monitor the pressure vs. a relative threshold.<br>0 Option disabled<br>1 Option enabled                                                   |

| Table 16. PCCFG fields descriptioncontinued |                                                                                                                                     |  |  |  |  |
|---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Fields                                      | Description                                                                                                                         |  |  |  |  |
| 0<br>FTEN                                   | Fixed Threshold Enable – Enables the option to monitor the pressure vs. a fixed threshold.<br>0 Option disabled<br>1 Option enabled |  |  |  |  |

### bla 16 BCCEC fields da

#### Table 17. Status of the latest executions (STATUS) (address 0x0055)

| Bit                         | 7    | 6     | 5     | 4     | 3   | 2    | 1      | 0     |
|-----------------------------|------|-------|-------|-------|-----|------|--------|-------|
| R                           | INTF | PCSTF | PCRTF | PCFTF | FVF | PSTF | ADCSTF | SENSF |
| POR or User<br>Reset (\$00) | 0    | 0     | 0     | 0     | 0   | 0    | 0      | 0     |

#### Table 18. STATUS fields description

| 7<br>INTF   | INT pin Flag – Indicates whether a condition for pulse generation is met, and a pulse on the INT pin is                                                                                                                                                                                                                                                                                                 |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             | <ul> <li>generated.</li> <li>0 No pulse on the INT pin is generated</li> <li>1 Pulse on the INT pin is generated. Events that occurred are detailed in bits 6:0. Including INTF, each of the bits are cleared after completion of the SPI transfers, if CMD_ACKF was set by the external host</li> </ul>                                                                                                |
| 6<br>PCSTF  | <ul> <li>Pressure Change Slope Threshold Flag – Indicates whether the pressure rate of change has exceeded the rate of change threshold PCSLOPET.</li> <li>0 Condition is not met, the pressure rate of change has not exceeded the threshold</li> <li>1 Condition is met, the pressure rate of change has exceeded the threshold. STATUS_INTF is set and pulse is generated on the INT pin.</li> </ul> |
| 5<br>PCRTF  | <ul> <li>Pressure Change Relative Threshold Flag – Indicates whether the pressure has exceeded the relative threshold PCRELT.</li> <li>0 Condition is not met, the pressure has not exceeded the threshold</li> <li>1 Condition is met, the pressure has exceeded the threshold. STATUS_INTF is set and a pulse is generated on the INT pin.</li> </ul>                                                 |
| 4<br>PCFTF  | Pressure Change Fixed Threshold Flag – Indicates whether the pressure has exceeded the fixed threshold PCFIXT.<br>0 Condition is not met, the pressure has not exceeded the threshold<br>1 Condition is met, the pressure has exceeded the threshold. STATUS_INTF is set and a pulse is generated on the INT pin.                                                                                       |
| 3<br>FVF    | Firmware Verification Flag– Indicates the status of the latest firmware verification.<br>0 The latest firmware verification completed with no errors<br>1 The latest firmware verification completed with errors. If INTTRIG_FVERR is set, STATUS_INTF is so<br>and a pulse is generated on the INT pin.                                                                                                |
| 2<br>PSTF   | <ul> <li>Pcell Self-Test Flag – Indicates the status of the latest Pcell Self-Test.</li> <li>0 The latest Pcell Self-Test completed with no errors</li> <li>1 The latest Pcell Self-Test completed with errors. If INTTRIG_STERR is set, STATUS_INTF is set and a pulse is generated on the INT pin.</li> </ul>                                                                                         |
| 1<br>ADCSTF | ADC Self-Test Flag – Indicates the status of the latest ADC Self-Test.<br>0 The latest ADC Self-Test completed with no errors<br>1 The latest ADC Self-Test completed with errors. If INTTRIG_STERR is set, STATUS_INTF is set and<br>pulse is generated on the INT pin.                                                                                                                                |

| Table To: OTATOO Heldo desemptiontonanded |                                                                                                                                                                                                                                       |  |  |  |  |  |
|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Fields                                    | Description                                                                                                                                                                                                                           |  |  |  |  |  |
| 0                                         | Sensor Flag – Indicates the status of the latest sensor acquisition.                                                                                                                                                                  |  |  |  |  |  |
| SENSF                                     | 0 The latest sensor acquisition completed with no errors, the SENSTATUS fields are all clear. If INTTRIG_SENSRDY is set, a pulse is generated on the INT pin after completion of the acquisition                                      |  |  |  |  |  |
|                                           | 1 The latest sensor acquisition completed with errors detailed in the SENSTATUS fields. If INTTRIG_<br>SENSERR or INTTRIG_SENSRDY is set, INTF is set and a pulse is generated on the INT pin after<br>completion of the acquisition. |  |  |  |  |  |

#### Table 18. STATUS fields description...continued

#### Table 19. Sensor Status (SENSTATUS) (address 0x0056)

| Bit                         | 7      | 6   | 5     | 4      | 3     | 2      | 1     | 0      |
|-----------------------------|--------|-----|-------|--------|-------|--------|-------|--------|
| R                           | ADCERR | LVW | POVER | PUNDER | TOVER | TUNDER | VOVER | VUNDER |
| POR or User<br>Reset (\$00) | 0      | 0   | 0     | 0      | 0     | 0      | 0     | 0      |

#### Table 20. SENSTATUS fields description

| Fields      | Description                                                                                                                                                                                                                                                                                                                                                                    |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>ADCERR | <ul> <li>ADC Error – Indicates whether an ADC error occurred during the latest sensor acquisition.</li> <li>0 No ADC error occurred during the latest sensor acquisition</li> <li>1 An ADC error occurred during the latest sensor acquisition. The bit is cleared after completion of the SPI transfers, if CMD_ACKF was set by the external host</li> </ul>                  |
| 6<br>LVW    | <ul> <li>Low Voltage Warning – Indicates whether the voltage is suspected to be below operating range for pressure measurement.</li> <li>0 Voltage is in-range</li> <li>1 Voltage is suspected to be below operating range, pressure accuracy is not guaranteed. The bit is cleared after completion of the SPI transfers, if CMD_ACKF was set by the external host</li> </ul> |
| 5<br>POVER  | <ul> <li>Pressure Overflow – Indicates whether the latest pressure acquisition resulted in an overflow.</li> <li>0 The latest pressure measurement did not overflow</li> <li>1 The latest pressure measurement resulted in an overflow. The bit is cleared after completion of the SPI transfers, if CMD_ACKF was set by the external host</li> </ul>                          |
| 4<br>PUNDER | <ul> <li>Pressure Underflow – Indicates whether the latest pressure acquisition resulted in an underflow.</li> <li>0 The latest pressure measurement did not underflow</li> <li>1 The latest pressure measurement resulted in an underflow. The bit is cleared after completion of the SPI transfers, if CMD_ACKF was set by the external host</li> </ul>                      |
| 3<br>TOVER  | <ul> <li>Temperature Overflow – Indicates whether the latest temperature acquisition resulted in an overflow.</li> <li>0 The latest temperature measurement did not overflow</li> <li>1 The latest temperature measurement resulted in an overflow. The bit is cleared after completion of the SPI transfers, if CMD_ACKF was set by the external host</li> </ul>              |
| 2<br>TUNDER | <ul> <li>Temperature Underflow – Indicates whether the latest temperature acquisition resulted in an underflow.</li> <li>0 The latest temperature measurement did not underflow</li> <li>1 The latest temperature measurement resulted in an underflow. The bit is cleared after completion of the SPI transfers, if CMD_ACKF was set by the external host</li> </ul>          |
| 1<br>VOVER  | <ul> <li>Voltage Overflow – Indicates whether the latest voltage acquisition resulted in an overflow.</li> <li>0 The latest voltage measurement did not overflow</li> <li>1 The latest voltage measurement resulted in an overflow. The bit is cleared after completion of the SPI transfers, if CMD_ACKF was set by the external host</li> </ul>                              |
| PB_NBPx     | All information provided in this document is subject to legal disclaimers. © NXP B.V. 2021. All rights reserved                                                                                                                                                                                                                                                                |
|             |                                                                                                                                                                                                                                                                                                                                                                                |

|        | Table 20. OENOTATOO heids descriptioncontinued                                                                                                                |  |  |  |  |  |  |  |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Fields | Description                                                                                                                                                   |  |  |  |  |  |  |  |
| 0      | Voltage Underflow – Indicates whether the latest voltage acquisition resulted in an underflow.                                                                |  |  |  |  |  |  |  |
| VUNDER | 0 The latest voltage measurement did not underflow                                                                                                            |  |  |  |  |  |  |  |
|        | 1 The latest voltage measurement resulted in an underflow. The bit is cleared after completion of the SPI transfers, if CMD_ACKF was set by the external host |  |  |  |  |  |  |  |

#### Table 20. SENSTATUS fields description...continued

#### Table 21. Command (CMD) (address 0x0057)

| Bit                         | 7       | 6 | 5 | 4       | 3     | 2  | 1   | 0     |
|-----------------------------|---------|---|---|---------|-------|----|-----|-------|
| R/W                         | ACKINTF |   |   | CLRFIFO | RESET | FV | PST | ADCST |
| POR or User<br>Reset (\$00) | 0       | 0 | 0 | 0       | 0     | 0  | 0   | 0     |

#### Table 22. CMD fields description

| Fields          | Description                                                                                                                                                                                                                                                                                                                                                                  |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>ACKINTF    | <ul> <li>Acknowledge INT Flag – If the external host writes logic 1 to this bit, the STATUS, and SENSTATUS registers will be cleared after completion of the SPI transfers.</li> <li>0 No effect</li> <li>1 Clearing the STATUS, and SENSTATUS registers is requested. The NBPx clears this bit after completion of the command</li> </ul>                                   |
| 6:5<br>Reserved | Reserved bits – Not for user access.                                                                                                                                                                                                                                                                                                                                         |
| 4<br>CLRFIFO    | <ul> <li>Clear FIFO - If the external host writes logic 1 to this bit, the Pressure FIFO will be cleared after completion of the SPI transfers.</li> <li>0 No effect</li> <li>1 Clearing the Pressure FIFO is requested. The NBPx clears this bit after completion of the command</li> </ul>                                                                                 |
| 3<br>RESET      | <ul> <li>Reset – Indicates to the NBPx whether a one-time register reset is requested after completion of the on-<br/>going SPI transfer sequence. Register reset sets all read/write user targets to their reset values.</li> <li>0 No register reset requested</li> <li>1 Register reset is requested. The NBPx clears this bit after completion of the command</li> </ul> |
| 2<br>FV         | <ul> <li>Firmware Verification – Indicates to the NBPx whether a one-time Firmware Verification is requested after completion of the on-going SPI transfer sequence.</li> <li>0 No Firmware Verification requested</li> <li>1 Firmware Verification requested. The NBPx clears this bit after completion of the command</li> </ul>                                           |
| 1<br>PST        | <ul> <li>Pressure cell Self-Test – Indicates to the NBPx whether a one-time pressure cell Self-Test is requested after completion of the on-going SPI transfer sequence.</li> <li>0 No pressure cell Self-Test requested</li> <li>1 Pressure cell Self-Test requested. The NBPx clears this bit after completion of the command</li> </ul>                                   |
| 0<br>ADCST      | <ul> <li>ADC Self-Test – Indicates to the NBPx whether a one-time ADC Self-Test is requested after completion of the on-going SPI transfer sequence.</li> <li>0 No ADC Self-Test requested</li> <li>1 ADC Self-Test requested. The NBPx clears this bit after completion of the command</li> </ul>                                                                           |

| able 23. Pressure change bebounce mieshold (PCDEDT) (address 0x0000) |      |      |      |      |      |      |      |      |  |
|----------------------------------------------------------------------|------|------|------|------|------|------|------|------|--|
| Bit                                                                  | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |  |
| R/W                                                                  | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 |  |
| POR or User<br>Reset (\$05)                                          | 0    | 0    | 0    | 0    | 0    | 1    | 0    | 1    |  |

#### Table 23. Pressure Change Debounce Threshold (PCDEBT) (address 0x0058)

#### Table 24. PCDEBT fields description

| Fields             | Description                                                                                                                                                                                                                                                                                                                                       |
|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0<br>PCDEBT[7:0] | The PCDEBT[7:0] debounce threshold defines the minimum debounce value to consider that a Pressure Change condition has been met. The operating range of PCDEBT[7:0] is 0 to 254. If this register is configured to value 255 by the External host during an SPI transfer, the value will be changed to 254 after completion of the SPI transfers. |

#### Table 25. Pressure Change Fixed Threshold High (PCFIXTH) (address 0x0059)

| Bit                         | 7     | 6     | 5     | 4     | 3     | 2     | 1    | 0    |
|-----------------------------|-------|-------|-------|-------|-------|-------|------|------|
| R/W                         | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 |
| POR or User<br>Reset (\$03) | 0     | 0     | 0     | 0     | 0     | 0     | 1    | 1    |

#### Table 26. Pressure Change Fixed Threshold Low (PCFIXTL) (address 0x005A)

| Bit                         | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|-----------------------------|------|------|------|------|------|------|------|------|
| R/W                         | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 |
| POR or User<br>Reset (\$20) | 0    | 0    | 1    | 0    | 0    | 0    | 0    | 0    |

#### Table 27. PCFIXTH/L fields description

| Fields               | Description                                                                                                                                                                                              |
|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-0<br>PCFIXT[15:0] | The two PCFIXT[15:0] define the fixed threshold value used in the Fixed Threshold algorithm. When PCCFG_FTEN is set, the flag STATUS_PCFTF is raised when pressure is consistently above this threshold. |

#### Table 28. Pressure Change Minimum Threshold (PCMINT) (address \$005B)

| Bit                         | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|-----------------------------|------|------|------|------|------|------|------|------|
| R/W                         | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 |
| POR or User<br>Reset (\$03) | 0    | 0    | 0    | 0    | 0    | 0    | 1    | 1    |

#### Table 29. PCMINT fields description

| Fields             | Description                                                                                                                                                                                         |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0<br>PCMINT[7:0] | The PCMINT[7:0] defines the minimum number of counts by which the current pressure value must exceed the previous pressure value, for the NBPx program to consider that the pressure is increasing. |

#### Table 30. Pressure Change Relative Threshold High (PCRELTH) (address \$005C)

| Bit                         | 7     | 6     | 5     | 4     | 3     | 2     | 1    | 0    |
|-----------------------------|-------|-------|-------|-------|-------|-------|------|------|
| R/W                         | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 |
| POR or User<br>Reset (\$00) | 0     | 0     | 0     | 0     | 0     | 0     | 0    | 0    |

#### Table 31. Pressure Change Relative Threshold Low (PCRELTL) (address \$005D)

| Bit                         | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|-----------------------------|------|------|------|------|------|------|------|------|
| R/W                         | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 |
| POR or User<br>Reset (\$32) | 0    | 0    | 1    | 1    | 0    | 0    | 1    | 0    |

#### Table 32. PCRELTH/L fields description

| Fields               | Description                                                                                                                                                                                                             |
|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-0<br>PCRELT[15:0] | The two PCRELT[15:0] define the relative threshold value used in the Relative Threshold algorithm. When PCCFG_RTEN is set, the flag STATUS_PCRTF is raised when pressure increase is consistently above this threshold. |

#### Table 33. Pressure Change Slope Threshold High (PCSLOPETH) (address 0x005E)

| Bit                         | 7     | 6     | 5     | 4     | 3     | 2     | 1    | 0    |
|-----------------------------|-------|-------|-------|-------|-------|-------|------|------|
| R/W                         | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 |
| POR or User<br>Reset (\$00) | 0     | 0     | 0     | 0     | 0     | 0     | 0    | 0    |

#### Table 34. Pressure Change Slope Threshold Low (PCSLOPETL) (address 0x005F)

| Bit                         | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|-----------------------------|------|------|------|------|------|------|------|------|
| R/W                         | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 |
| POR or User<br>Reset (\$40) | 0    | 1    | 0    | 0    | 0    | 0    | 0    | 0    |

| Fields                 | Description                                                                                                                                                                                                                                                                                           |
|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-0<br>PCSLOPET[15:0] | The two PCSLOPET[15:0] define the rate of change threshold value used in the Slope Threshold algorithm. When PCCFG_STEN is set, the flag STATUS_PCSTF is raised when the pressure rate of change exceeds this threshold. The slope is calculated by $\Delta P * 128$ / number sampling periods where: |
|                        | $-\Delta P$ is the pressure increase, in counts                                                                                                                                                                                                                                                       |
|                        | -128 is a multiplication coefficient, to scale the slope                                                                                                                                                                                                                                              |
|                        | <i>–number sampling periods</i> is the number of sampling periods during which the pressure has been increasing until the slope is calculated                                                                                                                                                         |
|                        | Note that the slope value is expressed in pressure counts per sampling period. The conversion to kPa/s depends on the pressure sensitivity and the user-selected sampling period value. <i>Example:</i>                                                                                               |
|                        | For a pressure sensitivity equal to 0.2kPa/LSB and a sampling period selected as 135 ms, a pressure increase of 10 kPa over 1 second corresponds to a pressure increase of 50 pressure counts over 7.4 sampling periods, resulting in a slope value of 50*128/7.4 = 864.                              |
|                        | If the sampling period is selected as 70 ms, then a pressure increase of 10 kPa over 1 second corresponds to a pressure increase of 50 pressure counts over 14.3 sampling periods, resulting in a slope value of $50*128/14.3 = 447$ .                                                                |

#### Table 35. PCSLOPETH/L fields description

#### Table 36. Temperature measurement (TCODE) (address \$0070)

| Bit                         | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|-----------------------------|------|------|------|------|------|------|------|------|
| R                           | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 |
| POR or User<br>Reset (\$70) | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

#### Table 37. TCODE fields description

| Fields            | Description                                                                                                                                                                                                         |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0<br>TCODE[7:0] | The TCODE[7:0] stores the most recent compensated internal device temperature measurement, and can be converted to degC by the transfer function $T \ ^\circ C = (1 \ ^\circ C / LSB \times TCODE) - 55 \ ^\circ C$ |

#### Table 38. Voltage measurement (VCODE) (address \$0071)

| Bit                         | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|-----------------------------|------|------|------|------|------|------|------|------|
| R                           | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 |
| POR or User<br>Reset (\$70) | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

| Table 39. Vollage  | Table 53. Voltage measurement news description                                                                                                                                      |  |  |  |  |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Fields             | Description                                                                                                                                                                         |  |  |  |  |
| 7-0<br>VOCODE[7:0] | The VCODE[7:0] stores the most recent compensated internal device voltage measurement, and can be converted to V by the transfer function $V = (0.01 V/LSB \times VCODE) + 1.22 V.$ |  |  |  |  |

#### Table 39. Voltage measurement fields description

#### Table 40. Index of the pressure FIFO (INDFIFO) (address \$0075)

| Bit                         | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|-----------------------------|------|------|------|------|------|------|------|------|
| R                           | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 |
| POR or User<br>Reset (\$76) | 0    | 1    | 1    | 1    | 0    | 1    | 1    | 0    |

#### Table 41. INDFIFO fields description

| Fields       | Description                                                                         |
|--------------|-------------------------------------------------------------------------------------|
| 7-0          | The INDFIFO[7:0] stores the address of the last byte written in the pressure PFIFO. |
| INDFIFO[7:0] |                                                                                     |

#### Table 42. Pressure FIFO (PFIFOH/Lx) (addresses \$0076 - \$008D)

| Bit                         | 7     | 6     | 5     | 4     | 3     | 2     | 1    | 0    |
|-----------------------------|-------|-------|-------|-------|-------|-------|------|------|
| R                           | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 |
| R                           | Bit7  | Bit6  | Bit5  | Bit4  | Bit3  | Bit2  | Bit1 | Bit0 |
| POR or User<br>Reset (\$00) | 0     | 0     | 0     | 0     | 0     | 0     | 0    | 0    |

#### Table 43. PFIFOH/Lx fields description

| Fields | Description                                                                                                                                                                                                                                                                                                                                               |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0    | The PFIFO stores the 12 latest pressure measurements. The PFIFO is implemented as a rolling buffer: the most recent pressure measurement overwrites the oldest one. The INDFIFO index holds the value of the last address written. Each entry shall occupy two bytes, high byte at first address and low byte at second address, for a total of 24 bytes. |

[1] Where x = 1 to 12.

### 4 Applications

- Power-train for traction (EV) battery systems
- Renewable energy storage: Portable energy storage containers, energy field arrays
- · Fast thermal runaway detection for lithium-ion cells
- Battery management system
- Lithium-ion battery pack: State of health

### **5** Ordering information

| Table 44. Ordering options |                   |                     |  |  |  |  |
|----------------------------|-------------------|---------------------|--|--|--|--|
| Part Number                | Pressure Range    | Pressure tolerances |  |  |  |  |
| NBPxFD4T1                  | 40 kPa to 250 kPa | Standard tolerances |  |  |  |  |

NBPx product code definition NBPxFD4T1

where

x = "8" or "9" (SPI or SPI/PWM output

### 6 Block diagram

<u>Figure 18</u> presents the device's main blocks and their signal interactions. Power management controls and bus control signals are not shown in this block diagram for clarity.



## 7 Pinning information

This section describes the pin layout and general function of each pin.

### 7.1 Pinning

The device pinout is shown in Figure 19 for the orientation of the pressure port up.



plane, or the central flag may be connected to circuit board ground plane with vias.

Figure 19. Pin configuration

| Symbol | Pin | Function    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|--------|-----|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| n.c.   | 1   | _           | Do not connect electrical signals to this pin; solder joint only.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| n.c.   | 2   | —           | Do not connect electrical signals to this pin; solder joint only.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| n.c.   | 3   | —           | Do not connect electrical signals to this pin; solder joint only.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| n.c.   | 4   | —           | Do not connect electrical signals to this pin; solder joint only.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| n.c.   | 5   | —           | Do not connect electrical signals to this pin; solder joint only.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| n.c.   | 6   | _           | Do not connect electrical signals to this pin; solder joint only.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| PTA4   | 7   | PTA4 / BKGD | PTA4 Pin - The PTA4 pin places the device in the BACKGROUND DEBUG<br>mode (BDM) to evaluate CPU code and transfer data to/from the internal<br>memory. If the BKGD/PTA4 pin is held low when the device comes out of a<br>power-on-reset (POR), the device switches into the ACTIVE BACKGROUND<br>DEBUG mode (BDM).The BKGD/PTA4 pin has an internal pullup device or can be connected to<br>VDD in the application, unless there is a need to enter BDM operation after<br>the device as been soldered into the PWB. If in-circuit BDM is desired, the<br>BKGD/PTA4 pin should be connected to VDD through a resistor (~10 kΩ<br>or greater) which can be over-driven by an external signal. This resistor<br>reduces the possibility of inadvertently activating the debug mode in the<br>application due to an EMC event.When the application programs port A to GPIOs, PTA4 becomes output-only. |

### 7.2 Pin description

#### . . . . -

| Symbol | Pin | Function                                       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|--------|-----|------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RST_B  | 8   | Reset / V <sub>PP</sub><br>programming voltage | The RST_B pin is used for test and establishing the BDM condition and providing the programming voltage source to the internal FLASH memory. This pin can also be used to direct to the CPU to the reset vector. The RST_B pin has an internal pullup device and can be connected to VDD in the application unless there is a need to enter BDM operation after the device as been soldered to the PWB. If in-circuit BDM is desired, the RST_B pin can be left unconnected; but should be connected to VDD through a low impedance resistor (<10 k $\Omega$ ) which can be over-driven by an external signal. This low impedance resistor reduces the possibility of getting into the debug mode in the application due to an EMC event. Activation of the external reset function occurs when the voltage on the RST_B pin goes below 0.3 × V <sub>DD</sub> for at least 100 ns before rising above 0.7 × V <sub>DD</sub> . |
| VDDA   | 9   | Analog supply                                  | The analog circuits operate from a single power supply connected to the unit<br>through the VDDA pin. VDDA is the positive supply and GND is the ground.<br>The conductors to the power supply should be connected to the VDDA and<br>GND pins and locally decoupled.<br>Care should be taken to reduce measurement signal noise by separating<br>the VDD, GND, VDDA, and RFGND pins using a "star" connection such<br>that each metal trace does not share any load currents with other external<br>devices.                                                                                                                                                                                                                                                                                                                                                                                                                 |
| GND    | 10  | Digital and analog<br>ground                   | The digital circuits operate from a single power supply connected to the unit through the VDD and GND pins. GND is the ground. Care should be taken to reduce measurement signal noise by separating the GND and RFGND pins using a "star" connection such that each metal trace does not share any load currents with other external devices.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| VDD    | 11  | Digital supply                                 | The digital circuits operate from a single power supply connected to the unit through the VDD and GND pins. VDD is the positive supply. The conductors to the power supply should be connected to the VDD and GND pins and locally decoupled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| n.c.   | 12  |                                                | Do not connect electrical signals to this pin; solder joint only.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| РТВ0   | 13  | PTB0 / TPMCH0 /<br>AD3                         | The PTB[0] pin is a general-purpose I/O pin. This pin can be configured<br>as a nominal bidirectional I/O pin with programmable pullup devices. User<br>software must configure the general-purpose I/O pin (PTB[1:0]) so that they<br>do not result in "floating" inputs. PTB0 can be mapped to TPM channel 0, or<br>to ADC channel 3.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| PTA3   | 14  | PTA3 / KBI3 / SOCI                             | The PTA[3] pin is a general-purpose I/O pin. The pulldown devices can only be activated if the wake-up interrupt capability is enabled. User software must configure the general-purpose I/O pins so that they do not result in "floating" inputs. PTA[3] maps to keyboard interrupt function bit [3]. When SPI is enabled, PTA[3] serves as SOCI.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| PTA2   | 15  | PTA2 / KBI2 / SICO                             | The PTA[2] pin is a general-purpose I/O pin. The pulldown devices can only be activated if the wake-up interrupt capability is enabled. User software must configure the general-purpose I/O pins so that they do not result in "floating" inputs. PTA[2] maps to keyboard interrupt function bit [2]. When SPI is enabled, PTA[2] serves as SICO.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| PTA1   | 16  | PTA1 / KBI1 / SCLK                             | The PTA[1] pin is a general-purpose I/O pin. The pulldown devices can only be activated if the wake-up interrupt capability is enabled. User software must configure the general-purpose I/O pins so that they do not result in "floating" inputs. PTA[1] maps to keyboard interrupt function bit [1]. When SPI is enabled, PTA[1] serves as SCLK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

 Table 45. Pin description...continued

© NXP B.V. 2021. All rights reserved.

| Symbol | Pin | Function                    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|--------|-----|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CGND   | 17  | —                           | To be connected to ground by the application.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| CGND   | 18  | _                           | To be connected to ground by the application.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| ΡΤΑΟ   | 19  | PTA0 / KBI0 / CS_B /<br>IRQ | The PTA[0] pin is a general-purpose I/O pin. PTA[0] can be configured as a normal bidirectional I/O pin with programmable pullup or pulldown devices and/or wake-up interrupt capability. PTA[0] can be configured for external interrupt (IRQ). The pulldown devices can only be activated if the wake-up interrupt capability is enabled. User software must configure the general-purpose I/O pins so that they do not result in "floating" inputs. PTA[0] maps to keyboard interrupt function bit [0]. When SPI is enabled, PTA0 serves as CS_B. |
| CGND   | 20  | —                           | To be connected to ground by the application.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| n.c.   | 21  | —                           | Do not connect electrical signals to this pin; solder joint only.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| PTB1   | 22  | PTB1 / TPMCH1 /<br>AD4      | The PTB[1] pin is a general-purpose I/O pin. This pin can be configured<br>as a nominal bidirectional I/O pin with programmable pullup devices. User<br>software must configure the general-purpose I/O pins (PTB[1:0]) so that they<br>do not result in "floating" inputs. PTB1 can be mapped to TPM channel 1, or<br>to ADC channel 4.                                                                                                                                                                                                             |
| n.c.   | 23  | —                           | Do not connect electrical signals to this pin; solder joint only.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| n.c.   | 24  | —                           | Do not connect electrical signals to this pin; solder joint only.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

#### Table 45. Pin description...continued

Battery pressure monitor sensor

### 7.3 Applications





## 8 Electrical specifications

Tables in the electrical and mechanical specification sections of this data sheet may contain hyperlinked note references in the last cell of the row. The hyperlinks are linked to and defined in <u>Table 46</u>.

 Table 46. Electrical and mechanical specification note definition table

| Note identifier | Description                                             |
|-----------------|---------------------------------------------------------|
| A               | Parameters tested 100 % at final test.                  |
| В               | Parameters tested 100 % at unit probe.                  |
| С               | Verified by characterization, not tested in production. |
| D               | For information only, may be determined by simulation.  |

### 8.1 Limiting values

Limiting values are the extreme limits the device can be exposed to without permanently damaging it. The device contains circuitry to protect the inputs against damage from high static voltages; however, do not apply voltages higher than the values shown in <u>Table 47</u>. Keep V<sub>IN</sub> and V<sub>OUT</sub> within the range V<sub>SS</sub>  $\leq$  (V<sub>IN</sub> or V<sub>OUT</sub>)  $\leq$  V<sub>DD</sub>.

| Table | 47. | Maximum | ratings |
|-------|-----|---------|---------|
|-------|-----|---------|---------|

| Symbol             | Parameter                                                                           | Conditions                                                         | Min            | Тур | Max                   | Unit | Notes    |
|--------------------|-------------------------------------------------------------------------------------|--------------------------------------------------------------------|----------------|-----|-----------------------|------|----------|
| V <sub>DD</sub>    | $V_{\text{DD}}$ or $V_{\text{DDA}}$ to $V_{\text{SS}}$                              | $T_L \le T_A \le T_h$                                              | -0.3           | —   | 3.8                   | V    | <u>C</u> |
| V <sub>IO</sub>    | IO pin current, each pin vs $V_{DD}$ / $V_{DDA}$ or $V_{SS}$                        | $T_{AS}$ Min $\leq T_A \leq T_A$ Max                               | $V_{ss} - 0.3$ | _   | V <sub>dd</sub> + 0.3 | V    | <u>C</u> |
| I <sub>IO</sub>    | IO pin current, pin vs $V_{DD}$ / $V_{DDA}$ or $V_{SS}$                             | $T_L \le T_A \le T_H, V_{DDR} Min \le V_{DD} \le V_{DDR} Max$      | -10            | _   | 10                    | mA   | <u>C</u> |
| I <sub>SUBIO</sub> | Substrate current injection, all IO pins current from pin to $V_{SS}$ – 0.3 V       | $T_L \le T_A \le T_H$ , $V_{DDR}$ Min $\le V_{DD} \le V_{DDR}$ Max |                | 600 | _                     | μA   | <u>C</u> |
| I <sub>LATCH</sub> | Latch-up current, current to/from pin to V <sub>DD</sub> / V <sub>DDA</sub> + 0.3 V | $T_L \le T_A \le T_H$ , $V_{DDR}$ Min $\le V_{DD} \le V_{DDR}$ Max | -100           | _   | 100                   | mA   | <u>C</u> |
| ESD <sub>HBM</sub> | Electrostatic discharge, human body model (HBM), all pins                           | T <sub>A</sub> = 25 °C, V <sub>DD</sub> = 3.0 V                    | -2000          | _   | 2000                  | V    | <u>C</u> |
| ESD <sub>CDM</sub> | Electrostatic discharge, charged device model (CDM), all pins                       | T <sub>A</sub> = 25 °C, V <sub>DD</sub> = 3.0 V                    | -500           | _   | 500                   | V    | <u>C</u> |
| T <sub>STG</sub>   | Unpowered storage, temperature range                                                |                                                                    | -50            | —   | 150                   | °C   | <u>C</u> |

## 8.2 Recommended operating conditions

The limits normally expected in the application that define the range of operation.

| Symbol           | Parameter                                                                                                                  | Conditions                                                        | Min | Тур | Max       | Unit         | Notes         |
|------------------|----------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-----|-----|-----------|--------------|---------------|
| V <sub>DDR</sub> | Operating voltage range, Parameter register retention where Min = $V_L$ , Typ = 3.0 V, Max = $V_H$                         | $T_{AS}$ Min $\leq T_A \leq T_{AS}$ Max                           | 1.2 | 3.0 | 3.6       | V            | <u>C</u>      |
| V <sub>DDS</sub> | Operating voltage range, CPU<br>and SW, Flash Read, Voltage<br>Measurement where Min = $V_L$ , Typ =<br>3.0 V, Max = $V_H$ | $T_{AS}$ Min $\leq T_A \leq T_{AS}$ Max                           | 1.8 | 3.0 | 3.6       | V            | <u>C</u>      |
| PB_NBPx          | All inform                                                                                                                 | nation provided in this document is subject to legal disclaimers. |     |     | © NXP B.V | 2021. All ri | ghts reserved |

| Symbol             | Parameter                                                                                                                      | Conditions                                                              | Min | Тур  | Max | Unit | Notes    |
|--------------------|--------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|-----|------|-----|------|----------|
| V <sub>DDM</sub>   | Operating voltage range, pressure,<br>and temperature measurements<br>where Min = $V_L$ , Typ = 3.0 V, Max =<br>$V_H$          | $T_{AS}$ Min $\leq T_A \leq T_{AS}$ Max                                 | 2.1 | 3.0  | 3.6 | V    | <u>C</u> |
| V <sub>DDF</sub>   | Operating voltage range, Flash<br>Programming where Min = $V_L$ , Typ = 3.0 V, Max = $V_H$                                     | –20 °C ≤ T <sub>A</sub> ≤ 85 °C                                         | 2.1 | 3.0  | 3.6 | V    | <u>C</u> |
| T <sub>AS</sub>    | Operating temperature range,<br>Full functionality except Flash<br>Programming where Min = $T_L$ , Typ =<br>25 °C, Max = $T_H$ | $V_{DDS}$ Min $\leq V_{DD} \leq V_{DDS}$ Max                            | -40 | 25   | 125 | °C   | <u>C</u> |
| T <sub>AF</sub>    | Operating temperature range,<br>Operating voltage range, Full<br>functionality, including Flash<br>programming                 | $V_{DDF}$ Min $\leq V_{DD} \leq V_{DDF}$ Max                            | -20 | 25   | 85  | °C   | <u>C</u> |
| T <sub>A-EXC</sub> | Operating temperature range<br>excursion; 12 excursions of 15<br>minutes ea. (all Tolerances may be<br>out of spec)            | V <sub>DDM</sub> Min ≤ V <sub>DD</sub> ≤ V <sub>DDM</sub> Max           | _   | _    | 150 | °C   | <u>C</u> |
| I <sub>DD1</sub>   | Supply Current; Stop1 Mode (only LFO, PWU, and param. reg. On)                                                                 | Typ = 25 °C, 3.0 V, Max = $T_{AS}$<br>Min to Max & $V_{DDR}$ Min to Max | _   | 0.18 | 18  | μA   | B        |
| I <sub>DDR4M</sub> | Supply Current; CPU Run 4 MHz                                                                                                  | Typ = 25 °C, 3.0 V, Max = $T_{AS}$<br>Min to Max & $V_{DDS}$ Min to Max | -   | 2.1  | 2.5 | mA   | <u>B</u> |

#### Table 48. Operating range...continued

# 9 Mechanical specifications

#### 9.1 Maximum ratings (mechanical)

Maximum ratings are the extreme limits the device can be exposed without permanent damage. The device contains circuitry to protect the inputs against damage from high static voltages; however, do not apply voltages higher than the values shown in Table 49. Keep V<sub>IN</sub> and V<sub>OUT</sub> within the range V<sub>SS</sub>  $\leq$  (V<sub>IN</sub> or V<sub>OUT</sub>)  $\leq$  V<sub>DD</sub>.

Table 49. Maximum ratings

| Symbol               | Parameter                                                 | Conditions          | Min  | Тур | Мах | Unit   | Notes    |
|----------------------|-----------------------------------------------------------|---------------------|------|-----|-----|--------|----------|
| P <sub>burst1k</sub> | Pressure transducer, minimum burst pressure               | ≤ 1000 kPa rating   | 2000 | —   | _   | kPa    | <u>D</u> |
| f <sub>P0</sub>      | Pressure transducer, minimum natural resonance frequency  | _                   | _    | 5   |     | MHz    | D        |
| Q <sub>P</sub>       | Pressure transducer damping ratio                         | —                   | _    | 1   |     | _      | <u>D</u> |
| PA <sub>N</sub>      | Pressure transducer, sensitivity to vertical acceleration | –500 g ≤ A ≤ +500 g | _    | 0   |     | Pa / g | <u>C</u> |
| PA <sub>neg</sub>    | Pressure transducer, sensitivity to vertical acceleration | A < –500 g          | 2    | 4.5 | 6.5 | Pa / g | <u>C</u> |
| m                    | Package Mass                                              | —                   | _    | 0.2 |     | gram   | D        |

PB\_NBPx Product brief

| Parameter                            | NBP8/9F4D                                       |
|--------------------------------------|-------------------------------------------------|
| Pressure range                       | 40 – 250 kPa                                    |
| Resolution                           | 0.2 kPa/LSB                                     |
| Interface                            | SPI/PWM                                         |
| Voltage                              | 3.6 V                                           |
| Current                              | Typical average current 70 μA at 70 ms sampling |
| Operating temperature                | –40 °C to 125 °C                                |
| Output data rate configurable        | Yes                                             |
| Lifetime                             | 15 years                                        |
| Wake up on pressure threshold breach | Yes                                             |
| Interrupt pin, power supply off pin  | Yes                                             |

### 9.2 Media compatibility

Media compatibility is based on media and test method described in NXP specification NXPOMS-1719007347-3772.<sup>[1]</sup> Consult your sales representative for more details and specific requirements.

## **10** Mounting recommendations

The package should be mounted with the pressure port pointing away from sources of debris which might otherwise plug the sensor.

A plugged port exhibits no change in pressure and can be cross checked in the user software.

Refer to application note AN1902<sup>[2]</sup> for proper printed circuit board attributes and recommendations.

# 11 Package outline

Consult the most recently issued drawing before initiating or completing a design. The drawings are available for download at <u>https://www.nxp.com/docs/en/package-information/SOT1931-1\_D.pdf</u>.











| NOTES       | ;:                     |                                  |                   |                      |            |
|-------------|------------------------|----------------------------------|-------------------|----------------------|------------|
| 1. <i>A</i> | ALL DIMENSIONS ARE IN  | MILLIMETERS.                     |                   |                      |            |
| 2. E        | IMENSIONING AND TOLEF  | RANCING PER ASME Y14.5M-         | 1994.             |                      |            |
| 3. F        | IN 1 FEATURE SHAPE, S  | SIZE AND LOCATION MAY VAF        | RY.               |                      |            |
| 4. 0        | OPLANARITY APPLIES TO  | D LEADS, DIE ATTACH FLAG         | AND CORNER NON-FU | INCTIONAL I          | PADS.      |
| <u>5.</u> A | ANCHORING PADS.        |                                  |                   |                      |            |
| 6. 5        | STEP-CUT IS APPLIED FO | OR BURR REMOVAL ONLY.            |                   |                      |            |
|             |                        |                                  |                   |                      |            |
|             |                        |                                  |                   |                      |            |
|             |                        |                                  |                   |                      |            |
|             |                        |                                  |                   |                      |            |
|             |                        |                                  |                   |                      |            |
|             |                        |                                  |                   |                      |            |
|             |                        |                                  |                   |                      |            |
|             |                        |                                  |                   |                      |            |
|             |                        |                                  |                   |                      |            |
|             |                        |                                  |                   |                      |            |
|             |                        |                                  |                   |                      |            |
|             |                        |                                  |                   |                      |            |
|             |                        |                                  |                   |                      |            |
|             |                        |                                  |                   |                      |            |
|             |                        |                                  |                   |                      |            |
|             |                        |                                  |                   |                      |            |
|             |                        |                                  |                   |                      |            |
|             |                        |                                  |                   |                      |            |
|             |                        |                                  |                   |                      |            |
|             |                        |                                  |                   |                      |            |
|             |                        |                                  |                   |                      |            |
|             | _                      |                                  |                   |                      |            |
|             |                        | ALL RIGHTS RESERVED<br>STANDARD: | DRAWNG NUMBER:    | DATE: 2<br>REVISION: | 7 JUN 2019 |
|             | NICAL OUTLINE          | NON JEDEC                        | 98ASA01422D       | A                    |            |

Figure 27. Package outline notes HQFN24 (SOT1931-1(D))

# **12 References**

#### **NXP** reference documents

- [1] NXP Specification NXPOMS-1719007347-3772, Media Test for Automotive Pressure Sensors
- [2] AN1902, Assembly guidelines for QFN (quad flat no-lead) and SON (small outline no-lead) packages

46 / 51

# 13 Revision history

| Rev | Date     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-----|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| v.2 | 20211001 | <ul> <li>Section 2, removed four features starting with "Power-up", "Ultralow", "Temperature range" and "PWM ouput"</li> <li>Section 3.1, revised as follows: <ul> <li>Figure 1, revised the image.</li> <li>Table 1, added new row for "PTA4".</li> </ul> </li> <li>Section 3.7.4, Table 3, revised the "ADC self-test duration value from "155" to "455".</li> <li>Section 5, revised as follows: <ul> <li>Table 44: revised "NBP8FD2T1" to "NBPxFD4T1" and removed the second row in the table.</li> <li>NBPx product code definition: revised the product code description from "NBPxDzT1" to "NBPxFD4T1" and removed the descriptions for pressure error tolerance and standard/precision tolerances.</li> </ul> </li> <li>Section 7.1, Figure 19, added additional content to the note.</li> <li>Section 8.1, revised the section title from "Maximum ratings (electrical)" to "Limiting values" to conform to NXP documentation guidelines.</li> <li>Section 8.2, revised the section title from "Operating conditions" to "Recommended operating conditions" to conform to NXP documentation guidelines and revised the "Max" value for "I<sub>DD1</sub>" from "11" to "18".</li> </ul> |
| v.1 | 20201112 | Initial release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

#### Table 51. Revision history

# 14 Legal information

## 14.1 Definitions

**Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information.

### 14.2 Disclaimers

Limited warranty and liability - Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Applications — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or

repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

Suitability for use in automotive applications — This NXP product has been qualified for use in automotive applications. If this product is used by customer in the development of, or for incorporation into, products or services (a) used in safety critical applications or (b) in which failure could lead to death, personal injury, or severe physical or environmental damage (such products and services hereinafter referred to as "Critical Applications"), then customer makes the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, safety, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP. As such, customer assumes all risk related to use of any products in Critical Applications and NXP and its suppliers shall not be liable for any such use by customer. Accordingly, customer will indemnify and hold NXP harmless from any claims, liabilities, damages and associated costs and expenses (including attorneys' fees) that NXP may incur related to customer's incorporation of any product in a Critical Application.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

Security - Customer understands that all NXP products may be subject to unidentified or documented vulnerabilities. Customer is responsible for the design and operation of its applications and products throughout their lifecycles to reduce the effect of these vulnerabilities on customer's applications and products. Customer's responsibility also extends to other open and/or proprietary technologies supported by NXP products for use in customer's applications. NXP accepts no liability for any vulnerability. Customer should regularly check security updates from NXP and follow up appropriately. Customer shall select products with security features that best meet rules, regulations, and standards of the intended application and make the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP. NXP has a Product Security Incident Response Team (PSIRT) (reachable at PSIRT@nxp.com) that manages the investigation, reporting, and solution release to security vulnerabilities of NXP products.

### 14.3 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

NXP — wordmark and logo are trademarks of NXP B.V.

# **Tables**

| Tab. 1.  | Connection pins description2               |  |
|----------|--------------------------------------------|--|
| Tab. 2.  | List of the main software-implemented      |  |
|          | features4                                  |  |
| Tab. 3.  | Summary of execution times19               |  |
| Tab. 4.  | Read and write addresses summary20         |  |
| Tab. 5.  | SPI Operations (SPIOPS) (address           |  |
|          | 0x0038)20                                  |  |
| Tab. 6.  | SPIOPS fields description21                |  |
| Tab. 7.  | Pressure Sampling Period (PSP) (address    |  |
|          | 0x0050)21                                  |  |
| Tab. 8.  | PSP fields description21                   |  |
| Tab. 9.  | Self-Test Execution Period (STPER)         |  |
|          | (address 0x0051)21                         |  |
| Tab. 10. | STPER fields description 22                |  |
| Tab. 11. | PIN Configuration (PINCFG) (address        |  |
|          | 0x0052)22                                  |  |
| Tab. 12. | PINCFG fields description22                |  |
| Tab. 13. | Interrupt pulse Trigger (INTTRIG) (address |  |
|          | 0x0053)22                                  |  |
| Tab. 14. | INTTRIG fields description22               |  |
| Tab. 15. | Pressure Change Configuration (PCCFG)      |  |
|          | (address \$0054)23                         |  |
| Tab. 16. | PCCFG fields description23                 |  |
| Tab. 17. | Status of the latest executions (STATUS)   |  |
|          | (address 0x0055)24                         |  |
| Tab. 18. | STATUS fields description24                |  |
| Tab. 19. | Sensor Status (SENSTATUS) (address         |  |
|          | 0x0056)25                                  |  |
| Tab. 20. | SENSTATUS fields description25             |  |
| Tab. 21. | Command (CMD) (address 0x0057) 26          |  |
| Tab. 22. | CMD fields description                     |  |
| Tab. 23. | Pressure Change Debounce Threshold         |  |
|          | (PCDEBT) (address 0x0058) 27               |  |
| Tab. 24. | PCDEBT fields description                  |  |
| Tab. 25. | Pressure Change Fixed Threshold High       |  |
|          | (PCFIXTH) (address 0x0059)27               |  |

| Tab. 26. | Pressure Change Fixed Threshold Low     |
|----------|-----------------------------------------|
|          | (PCFIXTL) (address 0x005A)27            |
| Tab. 27. | PCFIXTH/L fields description            |
| Tab. 28. | Pressure Change Minimum Threshold       |
|          | (PCMINT) (address \$005B)27             |
| Tab. 29. | PCMINT fields description               |
| Tab. 30. | Pressure Change Relative Threshold High |
|          | (PCRELTH) (address \$005C)28            |
| Tab. 31. | Pressure Change Relative Threshold Low  |
|          | (PCRELTL) (address \$005D)              |
| Tab. 32. | PCRELTH/L fields description            |
| Tab. 33. | Pressure Change Slope Threshold High    |
|          | (PCSLOPETH) (address 0x005E)28          |
| Tab. 34. | Pressure Change Slope Threshold Low     |
|          | (PCSLOPETL) (address 0x005F)28          |
| Tab. 35. | PCSLOPETH/L fields description          |
| Tab. 36. | Temperature measurement (TCODE)         |
|          | (address \$0070)29                      |
| Tab. 37. | TCODE fields description                |
| Tab. 38. | Voltage measurement (VCODE) (address    |
|          | \$0071)                                 |
| Tab. 39. | Voltage measurement fields description  |
| Tab. 40. | Index of the pressure FIFO (INDFIFO)    |
|          | (address \$0075)30                      |
| Tab. 41. | INDFIFO fields description              |
| Tab. 42. | Pressure FIFO (PFIFOH/Lx) (addresses    |
|          | \$0076 - \$008D)30                      |
| Tab. 43. | PFIFOH/Lx fields description30          |
| Tab. 44. | Ordering options                        |
| Tab. 45. | Pin description                         |
| Tab. 46. | Electrical and mechanical specification |
|          | note definition table                   |
| Tab. 47. | Maximum ratings                         |
| Tab. 48. | Operating range                         |
| Tab. 49. | Maximum ratings                         |
| Tab. 50. | General specifications                  |
| Tab. 51. | Revision history47                      |

# **Figures**

| Fig. 1.  | Connections between the NBPx and                 |  |
|----------|--------------------------------------------------|--|
|          | external host2                                   |  |
| Fig. 2.  | State-transition diagram5                        |  |
| Fig. 3.  | Fixed Threshold algorithm flow7                  |  |
| Fig. 4.  | Example of execution of the fixed threshold      |  |
|          | algorithm8                                       |  |
| Fig. 5.  | Relative threshold algorithm flow                |  |
| Fig. 6.  | Example of execution of the relative             |  |
| · ·      | threshold algorithm10                            |  |
| Fig. 7.  | Slope threshold algorithm flow                   |  |
| Fig. 8.  | Example of slope threshold algorithm flow 13     |  |
| Fig. 9.  | Pressure FIFO filled for the first 25 samples 14 |  |
| Fig. 10. | SPI timing description when transfers are        |  |
| •        | requested by the external host via the           |  |
|          | WAKE-UP pin, with INTTRIG_INTPOL=1 15            |  |
|          |                                                  |  |

| Fig. 11.               | Example sequence leadir<br>error on the NBP8 side .  | 0                                     |
|------------------------|------------------------------------------------------|---------------------------------------|
| Fig. 12.               | SPI timing description wh<br>requested by the NBPx v | en transfers are                      |
|                        | pin, with PINCFG_PTB10                               |                                       |
|                        | INTTRIG_INTPOL=1                                     |                                       |
| Fig. 13.               | Sequence of periodic eve                             | ents17                                |
| Fig. 14.               | Sequence of events when                              |                                       |
| C                      | the external host of an ev                           | ent and the                           |
|                        | external host clears the S                           | PIOPS register 18                     |
| Fig. 15.               | Sequence of events when                              | n NBPx notifies                       |
| 0                      | the external host of an ev                           | ent but the                           |
|                        | external host does not cle                           | ear the SPIOPS                        |
|                        | register                                             |                                       |
|                        | -9                                                   |                                       |
|                        |                                                      |                                       |
| ment is subject to lea | gal disclaimers.                                     | © NXP B.V. 2021. All rights reserved. |

PB\_NBPx

| Fig. 16. | External host requests SPI transfers and then clears the SPIOPS register | 19   |
|----------|--------------------------------------------------------------------------|------|
| Fig. 17. | External host requests SPI transfers but                                 |      |
| •        | does not clear the SPIOPS register                                       | 19   |
| Fig. 18. | Block diagram                                                            | 32   |
| Fig. 19. | Pin configuration                                                        | 33   |
| Fig. 20. | NBP8 application                                                         | 36   |
| Fig. 21. | NBP9 application                                                         | 37   |
| Fig. 22. | Package outline HQFN24 (SOT1931-1(D)                                     | ) 41 |

| Fig. 23. | Package outline detail HQFN24        |    |
|----------|--------------------------------------|----|
|          | (SOT1931-1(D))                       | 42 |
| Fig. 24. | Reflow soldering footprint part1 for |    |
|          | HQFN24 (SOT1931-1(D))                | 43 |
| Fig. 25. | Reflow soldering footprint part2 for |    |
|          | HQFN24 (SOT1931-1(D))                | 44 |
| Fig. 26. | Reflow soldering footprint part3 for |    |
|          | HQFN24 (SOT1931-1(D))                | 45 |
| Fig. 27. | Package outline notes HQFN24         |    |
| -        | (SOT1931-1(D))                       | 46 |
|          |                                      |    |

## Contents

| 1     | General description                                 |     |
|-------|-----------------------------------------------------|-----|
| 2     | Features and benefits                               |     |
| 3     | Operations                                          | 1   |
| 3.1   | Communication between the NBPx and<br>external host | 1   |
| 3.2   | Serial peripheral interface (SPI) module            |     |
| 3.3   | Main features                                       |     |
| 3.4   | State-transition diagram                            |     |
| 3.5   | Pressure change detection description               |     |
| 3.5.1 | Overview                                            |     |
| 3.5.2 | Description of the fixed threshold option           |     |
| 3.5.3 | Description of the relative threshold option        |     |
| 3.5.4 | Description of the rate of change threshold         | 0   |
| 5.5.4 | option                                              | 10  |
| 3.5.5 | Description of the pressure FIFO                    | 13  |
| 3.6   | SPI transfer sequence                               |     |
| 3.6.1 | SPI transfer requested by the external host         |     |
|       | via the WAKE-UP pin                                 | 14  |
| 3.6.2 | SPI transfer requested by the NBPx, when            |     |
|       | an event requiring attention occurred               |     |
| 3.7   | Typical sequence timings                            |     |
| 3.7.1 | Periodic events                                     |     |
| 3.7.2 | NBPx notifying the external host                    |     |
| 3.7.3 | External host requesting an SPI transfer            |     |
| 3.7.4 | Summary of execution times                          | 19  |
| 3.8   | Read/write registers accessible by the              |     |
|       | external host over SPI                              |     |
| 4     | Applications                                        |     |
| 5     | Ordering information                                |     |
| 6     | Block diagram                                       |     |
| 7     | Pinning information                                 |     |
| 7.1   | Pinning                                             |     |
| 7.2   | Pin description                                     | 33  |
| 7.3   | Applications                                        | .36 |
| 8     | Electrical specifications                           |     |
| 8.1   | Limiting values                                     |     |
| 8.2   | Recommended operating conditions                    |     |
| 9     | Mechanical specifications                           | 39  |
| 9.1   | Maximum ratings (mechanical)                        |     |
| 9.2   | Media compatibility                                 |     |
| 10    | Mounting recommendations                            |     |
| 11    | Package outline                                     |     |
| 12    | References                                          |     |
| 13    | Revision history                                    |     |
| 14    | Legal information                                   | 48  |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

#### © NXP B.V. 2021.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 1 October 2021 Document identifier: PB\_NBPx