

Freescale C29x Family of Crypto Coprocessors

# C291/C292/C293

#### Overview

Freescale introduces the C29x family of crypto coprocessors as a public key offload solution for data center and network security appliances. Initially consisting of three high-performance devices, the C291, C292 and C293 are optimized for public key operations. Public key algorithms such as RSA, Diffie-Hellman and elliptic curve cryptography (ECC) are the basis of digital signature and key exchange protocols that make electronic commerce possible.

With the United States National Institute of Standards and Technology's 2010 deprecation of 1024-bit keys, 2048-bit and larger keys are becoming the norm. However, the computational effort to perform 2048-bit operations is up to five times higher than 1024-bit. Performing public key in software on general-purpose processors is impractical in systems requiring thousands of operations per second. Even where public key acceleration is already in place, that hardware may be unable to keep up with larger key sizes and increasing public keys rates. Although modern multicore SoCs offer cryptographic acceleration, the performance of the crypto hardware is biased toward bulk encryption. The performance level of the integrated public key acceleration is generally only sufficient for applications with modest session establishment requirements. Applications such as remote access gateways, network admission control appliances and application delivery controllers require more public key performance than a networking-oriented multicore SoC can afford to embed. This disconnect creates a market need for an optimized public key coprocessor, for which the C29x devices are ideally suited.

## C291/C292/C293 Crypto Coprocessors





## **Target Applications**

The C29x devices are designed to operate as simple coprocessors at maximum performance (public key calculator mode) or as hardware security modules/secure key management modules.

When operating as a public key calculator, the device connects to a host processor via PCle, with the coprocesor requiring no external memory (neither NVRAM nor DDR and generally no peripheral ICs). The host handles packet Rx and Tx functions, classification, protocol termination and defines the operations it wants the coprocessor to perform via descriptors.





## Public Key Calculator



Freescale Technology

In addition to public key operations, the coprocessor can also support bulk encryption and hashing, including security header and trailer processing for IPsec and SSL.

When operating as a hardware security module/secure key management module, C29x devices can also use keys that are protected even from the host. This use case leverages trust architecture, first introduced in the Freescale QorlQ communications platform. The trust architecture platform gives the coprocessor secure boot and secure storage capability, ensuring that factory-loaded keys can only be decrypted and used by the coprocessor when it is executing trusted software. Tamper detection and secure debug round out the trust architecture feature set.

In secure key management module mode, the C29x device can be a standalone system or a PCIe-based subsystem as in the public key calculator use case. In this mode, the C29x boots with its own nonvolatile memory, DDR and optional Ethernet interfaces to either the external world or as a connection to the host.

#### Secure Key Management Module





# C291/C292/C293 Features List

| CPU and cache<br>complex                                                                      | <ul> <li>32-bit e500v2 Power Architecture<sup>®</sup> core</li> <li>32 KB I and D caches</li> <li>512 KB L2 cache</li> <li>Hardware cache coherency</li> <li>512 KB platform SRAM</li> </ul>                                                                                                                                    |  |  |  |
|-----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| SEC accelerator<br>block(s)                                                                   | <ul> <li>15 public key hardware accelerators</li> <li>AES accelerator with differential power analysis resistance</li> <li>Message digest hashing accelerator</li> <li>NIST-certified random number generator</li> </ul>                                                                                                        |  |  |  |
| One PCIe Gen 2<br>controller                                                                  | x1, x2, x4                                                                                                                                                                                                                                                                                                                      |  |  |  |
| Main memory<br>interface (disabled in<br>public key calculator<br>use case)                   | <ul> <li>16- and 32-bit DDR3/3L controller with ECC</li> <li>Supports up to 4 GB main memory in single bank</li> <li>Dual-stacked and quad-stacked DDR devices also supported</li> </ul>                                                                                                                                        |  |  |  |
| Additional memory<br>interfaces (optionally<br>disabled in public key<br>calculator use case) | <ul> <li>Integrated flash controller</li> <li>Supporting NoR and NAND (SLC and MLC) flash interfaces</li> <li>Maximum of eight banks, with a maximum of 256 MB of system memory mapped on each bank</li> <li>Enhanced secure digital host controller (SD/MMC) which can be used for booting device using on-chip ROM</li> </ul> |  |  |  |
| Network interfaces<br>(disabled in public key<br>calculator use case)                         | Two enhanced three-speed Ethernet controller (eTSEC) supporting 10/100/1000 Mb/s     Supports RGMII/RMII interfaces                                                                                                                                                                                                             |  |  |  |
| Trust architecture                                                                            | <ul> <li>Security monitor</li> <li>Security fuse processor</li> <li>Option for battery-backed secret key</li> <li>Internal boot ROM with ISBC code</li> <li>Secure debug</li> <li>CCSR access control</li> <li>Optionally disabled in public key calculator use case, requires directly connected NVRAM</li> </ul>              |  |  |  |
| Slow-speed interfaces<br>(optionally disabled in<br>public key calculator<br>use case)        | <ul> <li>Dual I<sup>2</sup>C controllers</li> <li>SPI controller used for booting with internal ROM, supporting Atmel<sup>®</sup> RapidS<sup>™</sup> and Winbond dual read interface</li> <li>Two UARTs</li> <li>64-bit GPIO</li> </ul>                                                                                         |  |  |  |
| Additional logic                                                                              | Programmable interrupt controller     One four-channel DMA                                                                                                                                                                                                                                                                      |  |  |  |
| Power management<br>supporting following<br>modes                                             | <ul> <li>e500v2 modes</li> <li>Sleep: Core clock off, snooping off, cache flushed, clock to selected blocks switched off</li> <li>Nap: Core logic Idle, no snoops</li> <li>Doze: Core logic Idle</li> <li>Software transparent clock gating of SoC logic</li> <li>Static disable of logic blocks</li> </ul>                     |  |  |  |
| Package                                                                                       | <ul> <li>783-pin FC-PBGA</li> <li>29 x 29 mm, 1 mm pitch</li> </ul>                                                                                                                                                                                                                                                             |  |  |  |

#### C29x Family Comparison Table

| · · · · · · · · · · · · · · · · · · ·             |         |          |         |
|---------------------------------------------------|---------|----------|---------|
|                                                   | C291    | C292     | C293    |
| CPU                                               | 667 MHz | 1 GHz    | 1.2 GHz |
| SEC                                               | 267 MHz | 333 MHz  | 400 MHz |
| DDR                                               | 800 MHz | 1067 MHz | 1.2 GHz |
| Typical power (65° C)                             | 5 W     | 9 W      | 18 W    |
| 2048b private key                                 | 8,461   | 17,587   | 31,689  |
| Bulk encryption (AES-HMAC-SHA-1 for SSL or Ipsec) | 6 Gb/s  | 9 Gb/s   | 12 Gb/s |

#### For more information visit, freescale.com/C29x

Freescale, the Freescale logo and QorlQ are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. All other product or service names are the property of their respective owners. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org. © 2013, 2014 Freescale Semiconductor, Inc.

Document Number: C29XFAMFS REV 2