

Freescale Semiconductor Errata List

Document Number: MCEVALHPC2ERR Rev. 2.1, 06/2008

# High Performance Computing Platform II (HPC II) V2 Evaluation Board Errata

## 1 Overview

This document describes the known errata and limitations of the HPC II reference platform, revision V2. In all cases, if an errata has a work around at the time of board manufacture, it is applied to the system before it is shipped to customers.

Errata are classified into three categories: correctable, uncorrectable, and enhancement requests. The last two categories are not corrected, but may be rolled into possible future revisions of the system (if any).

#### Contents

| l. | Overview                              | 1 |
|----|---------------------------------------|---|
| 2. | Correctable Errata                    | 2 |
| 3. | Uncorrectable Errata and Enhancements | 6 |
| 1. | Document Revision History             | 6 |



© Freescale Semiconductor, Inc., 2008. All rights reserved.



**Correctable Errata** 

## 2 Correctable Errata

Table 1 lists correctable Taiga errata and their corrections or work arounds.

| # | Problem/<br>Respin Resolution                                                                                                                                                     | Errata Correction/<br>Work Around                                                                                                                                                                                                                                                                          |  |
|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1 | MDIO net requires pull-up resistor. Ethernet PHYs may not function correctly without it.                                                                                          | Connect 4.7 k $\Omega$ resistor from U17 pin M1 (corner via on bottom of board) to J4 pin 1, as shown below:                                                                                                                                                                                               |  |
|   | Connect 4.7 k $\Omega$ resistor from U17 pin M1 (corner via on bottom of board) to J4 pin 1.                                                                                      | BOTTOM (J4) O O O O<br>VIEW O O O O<br>4.7k S 5 8 5<br>5 5 8 5<br>5 6 5 8 5<br>5 6 5 7<br>8 5 7<br>7 6 7<br>7 7<br>8 639 0<br>8 639 0<br>8 639 0<br>8 638 0<br>8 639 0<br>8 638 0<br>7 7<br>7 7<br>8 630 0<br>8 630 0<br>8 630 0<br>8 630 0<br>7 7<br>7 7<br>7 7<br>7 7<br>7 7<br>7 7<br>7 7<br>7 7<br>7 7 |  |
|   |                                                                                                                                                                                   | connected from U11 pin M1 to J22 pin 1. This is also<br>acceptable because the MDIO signal is shared by the<br>PHYs and may be pulled up at either location.                                                                                                                                               |  |
| 2 | U47 VCC not connected to VCC_HOT_5, preventing power switch operation.                                                                                                            | Connect U47 pin 5 to U66 pin 5.                                                                                                                                                                                                                                                                            |  |
|   | Correct typo in component property in schematic to<br>"VCC_3.3=VCC_HOT_5."                                                                                                        |                                                                                                                                                                                                                                                                                                            |  |
| 3 | R10 populated on initial build.                                                                                                                                                   | Remove R10 (top right quadrant of board, between                                                                                                                                                                                                                                                           |  |
|   | None; assembly error.                                                                                                                                                             | DIMM socket 2 and L2).                                                                                                                                                                                                                                                                                     |  |
| 4 | R114 missing.                                                                                                                                                                     | Populate R114 (bottom of board beneath COP HEADER)                                                                                                                                                                                                                                                         |  |
|   | None; assembly error.                                                                                                                                                             | with 0 $\Omega$ resistor.                                                                                                                                                                                                                                                                                  |  |
| 5 | Current limiting prevents TSI108/TSI109 power supplies (VCC_1.2, VCC_1.8, OVDD, and VCC_3.3_REG) from powering up.                                                                | <ul> <li>Reconfigure power limiting as follows:</li> <li>Remove R325, R330, R332, and R335.</li> <li>Populate R9, R10, R13, and R14 with 1.5 kΩ resistors.</li> </ul>                                                                                                                                      |  |
|   | <ul> <li>Either:</li> <li>Revise current limit estimates and resistor value calculations<br/>OR</li> <li>Change assembly option and component values in<br/>schematic.</li> </ul> | <ul> <li>Change R323, R756, R757, and R773 to 56.2 kΩ<br/>resistors.</li> <li>All components are near the respective power supplies.</li> </ul>                                                                                                                                                            |  |

### Table 1. Summary of Correctable Taiga Errata



| #                                                                                                                                                                                                                                                                                                                 | Problem/<br>Respin Resolution                                                                                                                                                                                                                                                                                                                                                                                                      | Errata Correction/<br>Work Around                                                                                                                                                                                       |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 6 Incorrect FPGA power sequencing: core should ramp before or simultaneous with I/O voltage. FPGA I/O cells drive high until core voltage (VCC_2.5) ramps up. Note that this issue does not appear to cause any improper board operation. Under review. Preliminary work are stack is now superseded by Erratu 7. |                                                                                                                                                                                                                                                                                                                                                                                                                                    | Under review. Preliminary work around of adding 3-diode<br>stack is now superseded by Erratum 9. See also Erratum<br>7.                                                                                                 |  |
|                                                                                                                                                                                                                                                                                                                   | Change power sequencing to meet APA150 requirements.<br>(Under review.)                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                         |  |
| 7                                                                                                                                                                                                                                                                                                                 | R127 populated, R132 depopulated on initial build. This further exacerbates FPGA power sequencing issue described in Erratum 6.                                                                                                                                                                                                                                                                                                    | Remove R127, populate R132 with 4.7 k $\Omega$ resistor.                                                                                                                                                                |  |
|                                                                                                                                                                                                                                                                                                                   | None; assembly error.                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                         |  |
| 8                                                                                                                                                                                                                                                                                                                 | Only the highest address sector of flash is protected by the FLASH_WP switch (SW3-7).                                                                                                                                                                                                                                                                                                                                              | Use software to write-protect flash. Note that the<br>TSI108/TSI109 allows protection of individual banks of<br>the HLP interface via the HLP_B{03}_CTRL0 registers.<br>(By default, all banks are write-protected.)    |  |
|                                                                                                                                                                                                                                                                                                                   | Implement flash write-protection in TICK.                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                         |  |
| 9                                                                                                                                                                                                                                                                                                                 | U65 PWM #1, which supplies VCC_2.5, not switching when<br>preliminary work around for Erratum 6 (three-diode stack) is<br>implemented. If the diode drops are lower than expected, the<br>VCC_2.5 supply can be above 2.5 V, in which case the switcher<br>does not supply or regulate the voltage. As a result, the<br>VCC_2.5 supply may be powered entirely by VCC_3.3 supply<br>via the diode stack.<br>None. (See Erratum 6.) | As a work around to address Erratum 6, three 1N5817<br>diodes in series were added between VCC_3.3 (at C140)<br>and VCC_2.5 (at C502). Three diodes has been found to<br>be insufficient, and four are now recommended: |  |
| 10                                                                                                                                                                                                                                                                                                                | When diode stack is present, which pulls VCC_2.5 rail up with VCC_3.3 (ATX) rail, glitch on VCC_2.5 supply ramp occurs when PWM subsequently begins switching.                                                                                                                                                                                                                                                                     | Under review. Preliminary work around of increasing the capacitance of Css (C541) has been found to cause unacceptably slow ramp time of VCC_2.5, resulting in unreliable board operation, and has been retracted.      |  |
|                                                                                                                                                                                                                                                                                                                   | Under review.                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                         |  |

## Table 1. Summary of Correctable Taiga Errata (continued)

## High Performance Computing Platform II (HPC II) V2 Evaluation Board Errata, Rev. 2.1



**Correctable Errata** 

| #  | Problem/<br>Respin Resolution                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Errata Correction/<br>Work Around                                                                                                                                                                                                                                                                                                                                                                      |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11 | Glitching on PCIRST* signal by FPGA at POR causes erratic<br>SATA behavior.<br>Under review.                                                                                                                                                                                                                                                                                                                                                                                                                                            | Disconnect PCIRST* signal from FPGA by drilling out via<br>near U28, as shown in the figure below. Caution: this via<br>is surrounded by traces on internal layers, in addition to<br>the SATA channel signals on the top layers. Great care<br>must be taken to not damage these traces. A #78 drill bit<br>is recommended.                                                                           |
|    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | TP47 O US2<br>TP51 O A1<br>TP52 O<br>TP52 O<br>TP52 O<br>TP52 O<br>TP31 O O O O<br>TP31 O O O O<br>TP31 O O O O O                                                                                                                                                                                                                                                                                      |
| 12 | Due an error in the logic, the following TICK (FPGA) registers<br>are not accessible in Rev 4 of the TICK:<br>• TPWML (inaccessible)<br>• TPWMH (inaccessible)<br>• TISR (inaccessible)<br>• TMON1 (inaccessible)<br>• TDOR (register does not exist)<br>Because the functions of the TDOR register were incorporated<br>into the TMON1 register, TDOR is not implemented in the logic.<br>Note that the TICK revision can be determined by reading the<br>TVER register. (See the <i>HPC II User's Guide</i> for more<br>information.) | The inability to access the affected registers prevents the<br>use some advance system features such as CPU fan<br>speed control, but the missing functions are not vital to<br>system operation. If these advanced features are<br>desired, then the TICK must be reprogrammed with the<br>Rev 5 (or later) image.                                                                                    |
|    | TICK logic fixed in Rev 5 to correct internal register addressing for TPWML, TPWMH, TISR, TMON1. Correct <i>HPC II User's Guide</i> to reflect removal of TDOR register.                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                        |
| 13 | Incorrect buffer causes SATA controller to fail upon board reset.<br>U18 was erroneously replaced with a buffer with bus-hold<br>inputs. The bus hold feature of this buffer interferes with the<br>proper configuration of the SATA controller during board reset,<br>preventing it from properly coming out of reset.<br>Boards on which U18 bears the marking "LXH244A" are<br>affected by this erratum. This includes all boards shipped prior<br>to September 2005                                                                 | <ul> <li>Any one of the following work arounds allow the SATA controller to be configured correctly during board reset:</li> <li>Replace U18 with non-bus hold version of buffer. (Example replacement part number: SN74LVC244APW.)</li> <li>Remove U18. (Note that SATA port presence and activity LEDs will no longer function.)</li> <li>Replace R240, R241, R207, R246, R247, R248 with</li> </ul> |
|    | None; BOM change only. Verify that non-bus-hold version of buffer is populated in U18. (Note that part number given in the HPC II schematic is an acceptable part number.)                                                                                                                                                                                                                                                                                                                                                              | 100 Ω resistors.                                                                                                                                                                                                                                                                                                                                                                                       |

## Table 1. Summary of Correctable Taiga Errata (continued)

## High Performance Computing Platform II (HPC II) V2 Evaluation Board Errata, Rev. 2.1



|  |              | 7 |  |
|--|--------------|---|--|
|  |              |   |  |
|  | $\mathbf{A}$ |   |  |

| · · · · · |                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 1                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| #         | Problem/<br>Respin Resolution                                                                                                                                                                                                                                                                                                                                                                                                                     | Errata Correction/<br>Work Around                                                                                                                                                                                                                                                                                                                                                                                            |  |
| 14        | R197 and R198 incorrectly labeled as "No_Stuff." These resistors are incorrectly assigned the No_Stuff property, which indicates they should not be populated during assembly.                                                                                                                                                                                                                                                                    | Populate R197 and R198 with 0 $\Omega$ resistors.                                                                                                                                                                                                                                                                                                                                                                            |  |
|           | Remove No_Stuff property from these two components (no changes to design or layout necessary).                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 15        | Incorrect resistor value for R101. This may cause offset error when attempting to read power consumption of CPU core.                                                                                                                                                                                                                                                                                                                             | Replace R101 with a 0 $\Omega$ resistor.                                                                                                                                                                                                                                                                                                                                                                                     |  |
|           | Change resistor in schematic and BOM to 0 $\Omega$ .                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 16        | Incorrect voltage level driven to flash reset pins. Flash has 3.3V<br>I/O voltage, but MEM_RST* signal is driven by a 1.8 V buffer,<br>which could potentially result in unreliable flash memory<br>operation. Note, however, that this issue has not been found to<br>have caused errors in any system.                                                                                                                                          | If errors attributed to incorrect flash behavior are<br>encountered, the following steps circumvent the buffer<br>and provide the correct signal level for the reset signals<br>of the flash:<br>1. Carefully cut traces between vias and pin 12 of U56                                                                                                                                                                      |  |
|           | Generate a separate FLASH_RST* signal directly from the FPGA output, prior to buffering to create MEM_RST*.                                                                                                                                                                                                                                                                                                                                       | <ul> <li>and U57 (the vias are located near TP19 and TP20, respectively).</li> <li>2. Wire pin 12 of U56 and U57 to pin 2 of U54.</li> <li>Note: Because this erratum has never been shown to cause system failure, this work around is not applied to systems prior to shipment.</li> </ul>                                                                                                                                 |  |
| 17        | TSI109 requires a pull-down resistor on HLP_AD[14] during<br>reset configuration. This configuration option controls the<br>address of the CPU boot code, and boards populated with a<br>TSI109 bridgechip may not boot. The board was designed prior<br>to the release of the TSI109, and this requirement was not<br>known. This requirement does not exist for the TSI108 and this<br>issue does not affect boards populated with that device. | Use the modified I <sup>2</sup> C EEPROM image for the TSI109.<br>The new image provides the correct reset configuration,<br>performing the same function as a pull-down resistor on<br>HLP_AD[14]. All boards shipped with a TSI109 should<br>already include this image, which will be documented in<br>an upcoming revision of the <i>High Performance</i><br><i>Computing Platform II (HPC II) User Guide</i> (HPCIIUG). |  |
|           | Provide pull-up and pull-down options for this signal.<br><b>Note:</b> Not strictly necessary because work around is a legitimate solution to this issue.                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                              |  |

## Table 1. Summary of Correctable Taiga Errata (continued)



**Uncorrectable Errata and Enhancements** 

## **3 Uncorrectable Errata and Enhancements**

The changes listed in Table 2 are either errata which cannot be implemented on the current version of the board, or are requests for enhancements to the board. These changes may be addressed in a revised version of the board, if any should occur. Freescale Semiconductor does not warrant that these issues/requests will ever be addressed.

| # | Problem/<br>Respin Resolution                                                                                                                                                                                                                                                                                         | Respin Solution                                                         |
|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|
| 1 | TSI108/TSI109 SD_SYSCLK pin does not have pull-up<br>resistor. Tundra recommends pull-up resistor for this signal.<br>Note that this issue has not been found to have caused failures<br>in any system.                                                                                                               | Add pull-up resistor.                                                   |
| 2 | No decoupling of VCC_1.8 power supply near DIMMs. DIMMs often have few or no decoupling capacitors.                                                                                                                                                                                                                   | Add bulk and high frequency decoupling capacitors in area around DIMMs. |
| 3 | I <sup>2</sup> C EEPROM is not write-protectable. Because the EEPROM contains vital configuration settings for the TSI108/TSI109, the board will not boot if the configuration data in the EEPROM is overwritten (see Appendix B in the <i>High Performance Computing Platform II (HPC II) User Guide</i> (HPCIIUG)). | Add resistor or switch options to write-protect the EEPROM.             |

#### Table 2. Taiga Uncorrectable Errata/Enhancement Requests

## 4 Document Revision History

Table 3 provides a revision history for this document.

#### Table 3. Revision History

| Version                                                                                     | Date    | Substantive Changes                                                             |
|---------------------------------------------------------------------------------------------|---------|---------------------------------------------------------------------------------|
| 2.1 06/2008 Clarified Erratum 1 work around description; no significant changes to erratum. |         | Clarified Erratum 1 work around description; no significant changes to erratum. |
| 2                                                                                           | 03/2007 | Added Errata 14, 15, 16, and 17; added Uncorrectable Errata 1, 2, and 3.        |
| 1                                                                                           | 09/2005 | Added Errata 12 and 13; edited Erratum 8.                                       |
| 0                                                                                           | 08/2005 | Initial release.                                                                |



**Document Revision History** 

## THIS PAGE INTENTIONALLY LEFT BLANK

High Performance Computing Platform II (HPC II) V2 Evaluation Board Errata, Rev. 2.1

#### How to Reach Us:

Home Page: www.freescale.com

Web Support: http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 +1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 +1-800 441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor @hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale and the Freescale logo are trademarks or registered trademarks of Freescale Semiconductor, Inc. in the U.S. and other countries. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc., 2008. All rights reserved..

Document Number: MCEVALHPC2ERR Rev. 2.1 06/2008

