# LPC553x

# **Errata sheet LPC553x**

Rev. 1.6 — 18 July 2024

Errata

#### **Document information**

| Information | Content          |
|-------------|------------------|
| Keywords    | LPC5536, LPC5534 |
| Abstract    | LPC553x errata   |



Errata sheet LPC553x

### 1 Product identification

The LPC553x HLQFP100 package has the following top-side marking:

• First line: LPC553xJBD100

Second line: xxxxxxxThird line: zzzyywwxR

- yyww: Date code with yy = year and ww = week.

- xR: Device revision 0A, 1B

The LPC553x HTQFP64 package has the following top-side marking:

First line: LPC553x
Second line: JBD64
Third line: xxxx
Fourth line: xxxx
Fifth line: zzzyywxxR

- yyww: Date code with yy = year and ww = week.

- xR: Device revision 0A, 1B

The LPC553x HVQFN48 package has the following top-side marking:

First line: LPC553x
Second line: JHI48
Third line: xxxxxxxx
Fourth line: xxxx
Fifth line: zzzyywwxR

- yyww: Date code with yy = year and ww = week.

- xR: Device revision 0A, 1B

#### 2 Errata overview

Table 1. Functional problems table

| Functional problems | Short description                                                                                                | Revision identifier | Detailed description |
|---------------------|------------------------------------------------------------------------------------------------------------------|---------------------|----------------------|
| ADC.1               | Missing code in Standard resolution mode.                                                                        | 0A                  | Section 3.1          |
| I3C.1               | Data lost when using the DMA to write transmit data to I3C, and the data size is greater than the I3C FIFO size. | 0A, 1B              | Section 3.2          |
| CRP.1               | Boot ROM does not give correct Code Read Protection (CRP) status when in CRP_LEVEL3.                             | 0A                  | Section 3.3          |
| I3C.2               | IBI Slave Data EXTDATA is not abortable by another master on the bus.                                            | 0A, 1B              | Section 3.4          |
| PLL.1               | PLL LOCK bit is not reliable                                                                                     | 0A, 1B              | Section 3.5          |
| CDOG.1              | Restart command can't let timer count down                                                                       | 0A, 1B              | Section 3.6          |

Errata sheet LPC553x

Table 2. AC/DC deviations table

| AC/DC deviations | Short description | Product version(s) | Detailed description |
|------------------|-------------------|--------------------|----------------------|
| n/a              | n/a               | n/a                | n/a                  |

#### Table 3. Errata notes

| Errata notes | Short description | Revision identifier | Detailed description |
|--------------|-------------------|---------------------|----------------------|
| n/a          | n/a               | n/a                 | n/a                  |

## 3 Functional problems detail

## 3.1 ADC.1: Missing code in Standard resolution mode

#### Introduction

LPC553x device family contains two instances of Analog to Digital Converter (ADC), ADC0 and ADC1 . In single ended operation both ADCs support standard resolution mode (12-bit resolution) and High resolution mode (16-bit resolution).

#### **Problem**

In the standard resolution mode of single ended operation, both ADC0 and ADC1 may have approximately 1 missing code out of 20 codes. Both ADCs do not miss consecutive codes and maintain monotonicity in spite of missing codes.

#### Work-around

There is no work-around.

# 3.2 I3C.1: Data lost when using the DMA to write transmit data to I3C, and the data size is greater than the I3C FIFO size

#### Introduction

The LPC553x includes an I3C peripheral with a DMA interface that can be used to transfer data to or from the I3C data FIFO.

#### **Problem**

The issue occurs when using I3C to transmit data written by the SDMA to the Slave Write Data Halfword (SWDATAH)/Master Write Data Half-word (MWDATAH) registers or Master Write Message Data (MWMSG\_SDR\_DATA) register 2 bytes at a time. If the number of bytes to send exceeds the FIFO size of 8, data is overwritten by the SDMA after the FIFO becomes full.

#### Work-around

Set the DMAWIDTH field to 10 (Half word) in the Slave DMA Control (SDMACTRL)/Master DMA Control (MDMACTRL) registers and use the Slave Write Data Byte (SWDATAB)/Master Write Data Byte (MWDATAB)

LPC553x

All information provided in this document is subject to legal disclaimers.

© 2024 NXP B.V. All rights reserved.

Errata sheet LPC553x

to write the SDMA data. Avoid using the Slave Write Data Half-word (SWDATAH)/Master Write Data Half-word (MWDATAH) registers or Master Write Message Data (MWMSG\_SDR\_DATA) register.

# 3.3 CRP.1: Boot ROM does not give correct Code Read Protection (CRP) status when in CRP\_LEVEL3

#### Introduction

Code Read Protection (CRP) is a mechanism that allows the user to enable different levels of protections in the system, so that access to the on-chip flash and use of the ISP can be restricted.

The LPC553x device family contains 5 CRP levels:

- CRP LEVEL0
- CRP LEVEL1
- CRP LEVEL2
- CRP LEVEL3
- CRP LEVEL4

Status of a CRP level can be returned by the LPC553x by using the debug mail box command get CRP Level (DM-AP command 2).

#### **Problem**

When the LPC553x is programmed with CRP\_LEVEL3 (LC\_STATE=0xF and ISP is disabled in CMPA), the Boot ROM does not return the correct status of CRP level.

It returns CRP LEVEL2 instead. The CRP LEVEL3 restrictions are not impacted by this problem.

#### Work-around

There is no work-around.

# 3.4 I3C.2: More than one In Band Interrupt (IBI) extended data bytes (EXTDATA) emitted by I3C slave are not abortable by the I3C bus master.

#### Introduction

On these devices, I3C peripheral works in master (controller) as well as in slave (target) mode. This I3C peripheral supports IN Band Interrupt (IBI) feature which allows it in target mode to notify the I3C controller of an interrupt. The I3C target on this device supports up to 7 bytes of extended IBI data following mandatory data byte (MDB). Most IBIs would not use EXTDATA and are only a single MDB.

#### **Problem**

When I3C peripheral, on these devices is working as a target device and transmits EXTDATA with more than one byte past the MDB, EXTDATA in IBI are not abortable by the controller on I3C bus.

#### Work-around

None.

LPC553x

Errata sheet LPC553x

Only use the standard IBI model of one MDB or one MDB and one additional byte. It is recommended to agree on data-size(EXTDATA) with external controller before transfer, so that controller will not need to abort EXTDATA.

#### 3.5 PLL.1: PLL LOCK bit is not reliable

#### Introduction

On the LPC553x devices, PLLxSTAT register of PLLs contains a LOCK detector status bit (bit 0 of PLLxSTAT register).

When the LOCK detector status bit is set to 1, the PLL is considered to be locked and stable.

The PLL LOCK signal is specified to work for Fref range from 100 kHz to 20 MHz. When the Fref is below 100 kHz or above 20 MHz, software should use a 6 ms time interval to insure the PLL will be stable.

#### **Problem**

On the LPC553x, the PLL status LOCK bit is not always reliable in the ranges specified and as a result, the PLL doesn't initialize correctly.

#### Work-around

For Fref ≥ 20 MHz:

Software must wait at least (500us + 400/Fref) (Fref in Hz result in s) to ensure the PLL is stable.

For Fref < 20 MHz:

- If the PLL lock detector status bit is 1 before the wait time duration ((500us + 400/Fref)) is completed, the PLL is stable.
- If the PLL lock detector status bit is 0 but the wait time duration ((500us + 400/Fref)) is completed, the PLL is stable.

Software workaround is implemented in SDK 2.14 clock driver version 2.3.7.

**Remark:** This errata does not apply for spread spectrum mode.

#### 3.6 CDOG.1: Restart command can't let timer count down

#### Introduction

LPC553x device family has one instance of the CDOG, CDOG0. The Code Watchdog Timer (CDOG) module helps protect the integrity of software by detecting unexpected changes (faults) in code execution flow. The CDOG module can be configured to reset or interrupt the processor core when the module detects a fault.

#### **Problem**

Once RESTART command is written to RESTART register, the Instruction Timer is continuously reloaded with the value in the RELOAD register and the counter will not count down (until subsequent accesses of CDOG registers).

Errata sheet LPC553x

#### Workaround

Replace RESTART register write Instruction in all locations with a write to stop register immediately followed by a write to the RELOAD and START register. Both the STOP and START registers should be written with the same value in this situation.

### 4 AC/DC deviations detail

No known errata.

## 5 Errata notes detail

No known errata.

## **Revision history**

#### Table 4. Revision history

| Document ID   | Release date      | Description                                                                                                                                                                                                                            |
|---------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LPC553x v.1.6 | 18 July 2024      | <ul> <li>Added <u>Section 3.6</u>.</li> <li>Updated the 'First line' under HLQFP100 package marking in <u>Section 1</u>.</li> </ul>                                                                                                    |
| LPC553x v.1.5 | 24 May 2023       | Added <u>Section 3.5</u> .                                                                                                                                                                                                             |
| LPC553x v.1.4 | 23 Februrary 2023 | Updated revision identifiers in <u>Section 1</u> , and <u>Section 2overview"</u> .                                                                                                                                                     |
| LPC553x v.1.3 | 11 July 2022      | <ul> <li>Added I3C.2 Section 3.4bytes (EXTDATA) emitted by I3C slave are not abortable by the I3C bus master."</li> <li>I3C is renamed as I3C.1.</li> <li>Updated revision identifier from A to 0A throughout the document.</li> </ul> |
| LPC553x v.1.2 | 23 March 2022     | Added CRP.1 Section 3.3Protection (CRP) status when in CRP_LEVEL3"                                                                                                                                                                     |
| LPC553x v.1.1 | 17 January 2022   | <ul> <li>Added ADC.1 Section 3.1</li> <li>Added I3C.1 Section 3.2I3C, and the data size is greater than the I3C FIFO size".</li> </ul>                                                                                                 |
| LPC553x v.1.0 | 16 September 2021 | Initial release.                                                                                                                                                                                                                       |

Errata sheet LPC553x

# **Legal information**

#### **Definitions**

**Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information.

#### **Disclaimers**

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at https://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Suitability for use in non-automotive qualified products — Unless this document expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**HTML publications** — An HTML version, if available, of this document is provided as a courtesy. Definitive information is contained in the applicable document in PDF format. If there is a discrepancy between the HTML document and the PDF document, the PDF document has priority.

**Translations** — A non-English (translated) version of a document, including the legal information in that document, is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

Security — Customer understands that all NXP products may be subject to unidentified vulnerabilities or may support established security standards or specifications with known limitations. Customer is responsible for the design and operation of its applications and products throughout their lifecycles to reduce the effect of these vulnerabilities on customer's applications and products. Customer's responsibility also extends to other open and/or proprietary technologies supported by NXP products for use in customer's applications. NXP accepts no liability for any vulnerability. Customer should regularly check security updates from NXP and follow up appropriately. Customer shall select products with security features that best meet rules, regulations, and standards of the intended application and make the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP.

NXP has a Product Security Incident Response Team (PSIRT) (reachable at <a href="PSIRT@nxp.com">PSIRT@nxp.com</a>) that manages the investigation, reporting, and solution release to security vulnerabilities of NXP products.

**NXP B.V.** — NXP B.V. is not an operating company and it does not distribute or sell products.

#### **Trademarks**

Notice: All referenced brands, product names, service names, and trademarks are the property of their respective owners.

NXP — wordmark and logo are trademarks of NXP B.V.

LPC553x

Errata sheet LPC553x

AMBA, Arm, Arm7, Arm7TDMI, Arm9, Arm11, Artisan, big.LITTLE, Cordio, CoreLink, CoreSight, Cortex, DesignStart, DynamIQ, Jazelle, Keil, Mali, Mbed, Mbed Enabled, NEON, POP, RealView, SecurCore, Socrates, Thumb, TrustZone, ULINK, ULINK2, ULINK-ME, ULINK-PLUS, ULINKpro, µVision, Versatile — are trademarks and/or registered trademarks of Arm Limited (or its subsidiaries or affiliates) in the US and/or elsewhere. The related technology may be protected by any or all of patents, copyrights, designs and trade secrets. All rights reserved.

NXP SECURE CONNECTIONS FOR A SMARTER WORLD — is a trademark of NXP B.V.

### Errata sheet LPC553x

### **Contents**

| 1   | Product identification                        | 2 |
|-----|-----------------------------------------------|---|
| 2   | Errata overview                               | 2 |
| 3   | Functional problems detail                    | 3 |
| 3.1 | ADC.1: Missing code in Standard resolution    |   |
|     | mode                                          | 3 |
| 3.2 | I3C.1: Data lost when using the DMA to        |   |
|     | write transmit data to I3C, and the data size |   |
|     | is greater than the I3C FIFO size             | 3 |
| 3.3 | CRP.1: Boot ROM does not give correct         |   |
|     | Code Read Protection (CRP) status when        |   |
|     | in CRP_LEVEL3                                 | 4 |
| 3.4 | I3C.2: More than one In Band Interrupt (IBI)  |   |
|     | extended data bytes (EXTDATA) emitted by      |   |
|     | I3C slave are not abortable by the I3C bus    |   |
|     | master                                        | 4 |
| 3.5 | PLL.1: PLL LOCK bit is not reliable           | 5 |
| 3.6 | CDOG.1: Restart command can't let timer       |   |
|     | count down                                    |   |
| 4   | AC/DC deviations detail                       | 6 |
| 5   | Errata notes detail                           | 6 |
|     | Legal information                             | 7 |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

Document feedback