

# 56F801

## Chip Errata 56F801 Digital Signal Controller

This document reports errata information on chip revision D. Errata numbers are in the form <u>n.m.</u>, where <u>n</u> is the number of the errata item and <u>m</u> identifies the document revision number. This document is a prepublication draft.

**Note: Differences between Chip Revisions are listed on page 7** and errata information for chip revisions prior to revision D have been archived and can be requested from Freescale Semiconductor Sales.

### Chip Revision D Errata Information:

| Errata<br>Number | Description                                                                                                                    | Impact and Work Around                                                                                                                                                                                                                                        |  |  |
|------------------|--------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 1.2              | Quad Timer, when in Pulse<br>Output Mode, at IP clock<br>rate yields n+1 pluses.                                               | Impact:<br>The IP clock rate creates an extra pulse.<br>Work Around:<br>Program n-1 pulses only when operating at Maximum clock rate.                                                                                                                         |  |  |
| 2.2              | PWM outputs are not<br>disabled during DEBUG<br>mode.                                                                          | Impact:<br>Safety considerations if PWM outputs are not disabled prior to entering DEBUG<br>mode.<br>Work Around:<br>Disable PWM outputs prior to entering DEBUG mode. PWM module will<br>continue to operate while in DEBUG mode unless explicitly disabled. |  |  |
| 3.2              | Program Flash Interface<br>Unit (PFIU) address<br>register read returns wrong<br>value when writing an out-<br>of-row address. | Impact:<br>When verifying the out-of-row write, the PFIU returns the address applied to the<br>Flash pins, which is a concatenation of the ROW register and ADDRESS[4:0]<br>bits.<br>Work Around:<br>None                                                     |  |  |
| 4.9              | Low Analog input voltages<br>to ADC may not be<br>measured properly.                                                           | Impact:<br>Inputs < 250mV may yield measurements = 0.<br>Work Around:<br>Bias Analog inputs above 250mV.                                                                                                                                                      |  |  |





\_

### Chip Revision D Errata Information:

| Errata<br>Number | Description                                                                          | Impact and Work Around                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
|------------------|--------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 5.9              | Optimal ADC setup.                                                                   | Impact:<br>Better accuracy                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
|                  |                                                                                      | Work Around:<br>ADC Register ADCR2 DIV field should be set to 4,9, or 14 for optimal<br>performance.                                                                                                                                                                                                                                                                                                                                                                |  |  |
| 6.2              | N register is not available<br>the cycle immediately after<br>it has a value change. | Impact:<br>In the case of an index+ offset move into the N register, N is not available in the cycle immediately following the change in value.<br>Example:<br>move x:( r2+ 3), N<br>lea (R2) +N                                                                                                                                                                                                                                                                    |  |  |
|                  |                                                                                      | Work Around:<br>A no-operation (NOP) will need to be inserted between the two statements. As an<br>aid the assembler will be modified to flag this as a problem.                                                                                                                                                                                                                                                                                                    |  |  |
| 7.2              | Timer and GPIO interrupts<br>may be cleared when<br>clearing other interrupts.       | Impact:<br>The timer and GPIO modules may have several interrupts cleared by writing to the<br>same register. Unfortunately, clearing one interrupt can unintentionally result in<br>clearing an interrupt that has occurred between the time the status register is read<br>and written back.                                                                                                                                                                      |  |  |
|                  |                                                                                      | Work Around:<br>Do not enable multiple interrupts in a single register.                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| 8.2              | Slave Mode SPI TE<br>(transmitter empty) flag set<br>too early.                      | Impact:<br>The problem only occurs in Slave mode when CPHA = 0. The Transmitter Empty<br>(TE) flag may be set too early, thus allowing the user software to write a new data<br>value into the transmit buffer before the current contents are loaded into the<br>transmit shift register.                                                                                                                                                                          |  |  |
|                  |                                                                                      | Work Around:<br>Use the receiver full flag as an indication of when to write new data into the<br>transmit buffer.                                                                                                                                                                                                                                                                                                                                                  |  |  |
| 9.2              | Slave Mode SPI transmit<br>shift register data<br>corruption.                        | Impact:<br>The problem only occurs in Slave mode when an external master has deselected the internal SPI ( $\overline{SS}$ =1) but it has provided a shift clock to the internal SPI. This scenario is expected in a SPI system with multiple slave devices. The deselected SPI slave transmitter shift register will shift in response to the applied shift clock. This action will cause the existing data in the transmitter shift register to become corrupted. |  |  |
|                  |                                                                                      | Work Around:<br>Modify communications protocol so the first word returned by the Slave after being reselected ( $\overline{SS}$ =1 to 0) is discarded. The second and subsequent data words after being reselected are valid.                                                                                                                                                                                                                                       |  |  |



### Chip Revision D Errata Information:

| Errata<br>Number | Description                                                                                                                                                                               | Impact and Work Around                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10.2             | PLL Stabilization Time                                                                                                                                                                    | <ul> <li>Impact:<br/>Maximum PLL stabilization time is 200ms under worst case (-40°C) conditions.<br/>Typical PLL stabilization time remains at 10ms (25°C and above).</li> <li>Work Around:<br/>Insert a 200ms delay after power up to allow the PLL to settle or verify the Loss of<br/>Lock bits (LCK0 and LCK1) in the PLL Status Register (PLLSR) are set to 1 prior<br/>to program execution.</li> </ul>                                                                                                                                    |
| 11.9             | Erroneous data can occur at<br>the output of the ADC<br>while operating in the<br>sequential conversion or<br>simultaneous mode with an<br>analog input at the ground<br>potential level. | Impact:<br>When operating the DSP56F801 ADC in the sequential mode with two or more<br>analog inputs being actively driven, one channel at ground and the following<br>inputs converted at another value, the expected digitized results for the input that<br>follows the grounded input is sometimes corrupted. If analog inputs never come<br>with 250 mV of ground the problem never occurs.<br>Work Around:<br>Restrict the analog input so that it never comes within 250 mV of ground OR<br>apply a 250 mV offset to analog input signals. |
| 12.4             | SCI communication limited<br>when using the internal<br>relaxation oscillator as chip<br>clock.                                                                                           | Impact:<br>When using the internal relaxation oscillator as the chip clock, SCI<br>communication is limited to a temperature range of 0 to +85 °C. This effect is due<br>to the inherent frequency variation of the relaxation oscillator over temperature<br>combined with frequency tolerances required for SCI communication. This Errata<br>only applies when using the internal relaxation oscillator and does NOT apply<br>when using an external crystal, ceramic resonator, or other clock source.<br>Work Around:<br>None                |



\_

### **Chip Revision D Errata Information:**

| Errata<br>Number | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Impact and Work Around                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 13.4             | Problem with Automatic<br>Fault Clearing feature of<br>the PWM block is<br>explained below.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Impact:<br>The PWM automatic fault clearing is used for cycle by cycle current limiting. This<br>requires cycle-based fault input control. Due to this issue the fault input<br>continuously changes the voltage thus making it difficult for output devices to<br>respond.                                                                                                                                                                                                                                                                                              |
|                  | The fault pins are used to<br>disable any of the PWM<br>output pins. The PWM<br>output pins can be enabled<br>automatically when the<br>fault pin returns to logic<br>zero and a new PWM half<br>cycle begins if the<br>FMODEx control bit is set<br>to logic one.<br>The only issue with this<br>fault protection mechanism<br>is that when the fault pin<br>returns to logic zero, the<br>PWM channel is enabled at<br>the next IP clock cycle<br>instead of the next PWM<br>half cycle.<br>Note that the PWM channel<br>can always be enabled<br>manually after it is disabled<br>if the FMODEx bit is set to<br>logic zero as described in<br>the User's Manual. | Work Around:<br>None                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 14.6             | Serial Boot Loaders prior<br>to version 1.3 do not use<br>the internal relaxation<br>oscillator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Impact:<br>Prior to version 1.3, the Serial Boot Loader application programmed into Boot<br>Flash at the factory does not use the internal relaxation oscillator and requires an<br>external clock source or crystal input. Without the external clock or crystal input,<br>the component will go into a shut down state and communication over the SCI<br>port is impossible.                                                                                                                                                                                           |
|                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Work Around:<br>In products requiring an internal relaxation oscillator, use components with date<br>codes of 0228 or after, which are programmed with Serial Boot Loader version 1.3<br>and use a trimmed internal relaxation oscillator. Parts with date codes before 0228<br>can be reprogrammed and the Serial Boot Loader can be replaced.<br>Reprogramming can be performed with an external bulk loader or in-circuit via<br>the JTAG port by using either the CodeWarrior tool or the JTAG product flash<br>programming tool available on the Freescale website. |



### Chip Revision D Errata Information:

| Errata<br>Number | Description                                                                                       | Impact and Work Around                                                                                                                                                                                                                                                                                                                                                      |
|------------------|---------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15.6             | Components with date<br>codes before 0228 have no<br>factory oscillator trimming                  | Impact:<br>Factory trimming of the internal relaxation oscillator started with components<br>with date codes of 0228 or greater. Components before this date code do not have<br>a factory trim value stored in the flash information space.                                                                                                                                |
|                  |                                                                                                   | Work Around:<br>Applications using an external clock or crystal are not affected. Applications using<br>the internal relaxation oscillator, but not requiring trimmed oscillator accuracy, are<br>not affected. Applications requiring trimmed internal oscillator accuracy can<br>perform the trimming themselves or use components with date codes of 0228 or<br>greater. |
| 16.7             | SPI halts on receiver<br>overflow when being used<br>to transmit only.                            | Impact:<br>Same as description.<br>Work Around:<br>Read receiver in transmit Interupt Service Routine (ISR).                                                                                                                                                                                                                                                                |
| 17.7             | SPI misses one data word<br>by double loading Xmit<br>register when double<br>buffering.          | Impact:<br>Same as description.<br>Work Around:<br>Use only single buffering inside ISR                                                                                                                                                                                                                                                                                     |
| 18.7             | Bit counter is not reset on each transmission.                                                    | Impact:<br>Must reset part if external master malfunctions in this way. This only happens in<br>slave mode and if external master generates extra clocks.<br>Work Around:<br>External, master SPI must be working correctly and not generate extra clocks.                                                                                                                  |
| 19.7             | Value from data transmit<br>register not moved to shift<br>register.                              | Impact:<br>When using CPHA=0, the value from the data transmit register does not move to<br>the shift register when the value has been double buffered by a previous<br>transmission.<br>Work Around:<br>Use CPHA=1                                                                                                                                                         |
| 20.7             | SPI receiver shift register<br>residual after overflow<br>resulting in duplicate<br>transmission. | Impact:<br>Same as description.<br>Work Around:<br>The software should mask the value to the expected word length during access to<br>the receive register.                                                                                                                                                                                                                 |



### **Chip Revision D Errata Information:**

The following errata items apply only to Revision D 56F801 devices. These parts are either marked as DSP56F801 or as PC56F801 with date codes of 0139 or greater (bottom line of marking).

| Errata<br>Number | Description                                                                                                                                                | Impact and Work Around                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 21.7             | Intermittent duplicate<br>transmission in slave mode<br>when CPHA=0.                                                                                       | Impact:<br>Same as description.                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
|                  |                                                                                                                                                            | Work Around:<br>The problem can be eliminated if the SPE control bit is toggled after the SPI receiver full flag is set in the Slave mode or the baud rates are slow enough on the Master side SPI such that the $\overline{SS}$ signal can be de-asserted before the last inactive edge of the SPICK signal.                                                                                                                                     |  |  |
| 22.7             | While SPI is enabled in<br>master mode and the<br>transmit data register (less<br>than 16 bits) is filled, the<br>OVRF flag stops further<br>transmission. | Impact:<br>This occurs since the clock is common to MOSI and MISO and "1s" are latched<br>into the SPI data register. After transmitting two words, OVRF flag is set while the<br>SPI receive data register is not read by the software.<br>To re-initiate transmission, SPI needs to be disabled and then re-enabled. Clearing<br>the OVRF flag will not re-initiate transmission at this point.<br>Note: This does not occur with 16-bit words. |  |  |
|                  |                                                                                                                                                            | Work Around:<br>Always use read receive data, even if it is to be discarded.                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| 23.8             | The interrupt controller<br>uses COPR bit in<br>SIM_RSTSTS register to<br>determine whether to use                                                         | Impact:<br>The user must clear this bit at startup after a COP reset, or any subsequent resets<br>will use the COP reset vector.                                                                                                                                                                                                                                                                                                                  |  |  |
|                  | COP reset vector in the vector table.                                                                                                                      | Work Around:<br>Clear the COP Reset bit in the SIM STATUS register.                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| 24.10            | With a Quad Timer<br>counter, when using a<br>single compare register to<br>generate timing intervals                                                      | Impact:<br>When the compare register matches the counter register and is updated before the<br>next timer clock the counter increments/decrements instead of reloading.                                                                                                                                                                                                                                                                           |  |  |
|                  | and clocking the timer at a<br>rate other than at the<br>IPbus_clock rate the timer<br>may count incorrectly<br>when the compare register<br>is changed.   | <ul><li>Work Around:</li><li>1. Use both compare registers, such that the compare register that is not active is updated for use in the next count period.</li><li>2. Instead of updating the compare register, architect the software so the LOAD register can be updated, with the compare register held constant.</li></ul>                                                                                                                    |  |  |
|                  |                                                                                                                                                            | A more in depth FAQ can be found on the Freescale website. <i>freescale.com</i>                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| 25.10            | GPIO interrupts on the<br>SAME port will not be<br>detected if the edge of an<br>input interrupt signal                                                    | Impact:<br>Hardware designs that have asynchronous interruptable inputs on the same GPIO<br>port cannot rely on the device to generate the interrupt.                                                                                                                                                                                                                                                                                             |  |  |
|                  | occurs in the same clock<br>cycle that the IESR is<br>written.                                                                                             | <ul><li>Work Around(s):</li><li>1. Use different ports for these two interrupts.</li><li>2. After writing to the IESR, read the RAW_DATA register to determine if any other inputs have occurred at this exact instant.</li></ul>                                                                                                                                                                                                                 |  |  |



### **Differences between Chip Revisions**

| <b>Chip Rev. A</b><br>Date codes = $\geq 0112 \leq 0113$                                                                                                                                              | Chip Rev. B<br>Date codes = $\geq 0113 \leq 0138$                                                                                          | Chip<br>Rev. C<br>Never<br>distributed | <b>Chip Rev. D</b><br>Date codes = $\geq 0139$ |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|------------------------------------------------|
| Intermittent internal data (X memory) RAM corruption.                                                                                                                                                 | No intermittent internal data (X<br>memory) RAM corruption.<br>Corrected                                                                   |                                        |                                                |
| Intermittent incorrect data return from Data,<br>Program and BootFLASH modules.                                                                                                                       | Corrected                                                                                                                                  |                                        |                                                |
| Internal data (X memory) RAM intermittently<br>corrupts a memory location while another<br>location is being written.                                                                                 | Corrected                                                                                                                                  |                                        |                                                |
| ADC yields incorrect data. If $V_{DDA} \le 3.15$ volts.                                                                                                                                               | Corrected                                                                                                                                  |                                        |                                                |
| Device cannot meet flash data retention specification of 10 years.                                                                                                                                    | Improved flash data retention.<br>Data retention specification of<br>10 years at 25°C after 10,000<br>program-erase cycles can be<br>meet. |                                        | Corrected                                      |
| Low voltage V <sub>DDA</sub> may cause inaccurate ADC measurement.                                                                                                                                    | Same as A                                                                                                                                  |                                        | Corrected                                      |
| Quad Timer, when in Pulse Output Mode, at<br>IP clock rate yields n+1 pluses.<br>See errata item 1 for additional information.<br>In rev 4.0 this errata was in error in stating it<br>was corrected. | Same as A                                                                                                                                  |                                        | Same as B                                      |
| Poor offset Voltage measurements.                                                                                                                                                                     | Improved Offset Voltage<br>numbers                                                                                                         |                                        | Same as B                                      |
| Devices cannot meet 80 MHz speed<br>specification when executing program out of<br>flash memory.                                                                                                      | Corrected                                                                                                                                  |                                        |                                                |
| Slave Mode SPI data is corrupted on the<br>MISO output.<br>In rev 4.0 this errata was in error in stating it<br>was not corrected.                                                                    | Same as A                                                                                                                                  |                                        | Corrected                                      |
| PWM outputs are not disabled during<br>DEBUG mode.<br>See errata item 2 for additional information.                                                                                                   | Same as A                                                                                                                                  |                                        | Same as B                                      |
| PFIU address register read returns the wrong value when writing an out-of-row address. <i>See errata item 3 for additional information.</i>                                                           | Same as A                                                                                                                                  |                                        | Same as B                                      |
| Low Analog input voltages to ADC may not<br>be measured properly.<br>See errata item 4 for additional information.                                                                                    | Same as A                                                                                                                                  |                                        | Same as B                                      |
| Optimizing ADC setup.<br>See errata item 5 for additional information.                                                                                                                                | Same as A                                                                                                                                  |                                        | Same as B                                      |



### **Differences between Chip Revisions**

| <b>Chip Rev. A</b><br>Date codes = $\geq 0112 \leq 0113$                                                                                                                                                  | <b>Chip Rev. B</b><br>Date codes = $\geq 0113 \leq 0138$ | Chip<br>Rev. C<br>Never<br>distributed | <b>Chip Rev. D</b><br>Date codes = $\geq 0139$ |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|----------------------------------------|------------------------------------------------|
| N register is not available the cycle<br>immediately after it has a value change.<br><i>See errata item 6 for additional information.</i>                                                                 | Same as A                                                |                                        | Same as B                                      |
| Timer and GPIO interrupts may be cleared<br>when clearing other interrupts.<br><i>See errata item 7 for additional information.</i>                                                                       | Same as A                                                |                                        | Same as B                                      |
| Slave Mode SPI TE flag set too early.<br>See errata item 8 for additional information.                                                                                                                    | Same as A                                                |                                        | Same as B                                      |
| Slave Mode SPI transmit shift register data corruption.<br>See errata item 9 for additional information.                                                                                                  | Same as A                                                |                                        | Same as B                                      |
| Invalid clock switch-over sequence will lock up and cannot be reset.                                                                                                                                      | Same as A                                                |                                        | Corrected                                      |
| PLL Stabilization Time.<br>See errata item 10 for additional information.                                                                                                                                 | Same as A                                                |                                        | Same as B                                      |
| Slow V <sub>DD</sub> ramp at Power-up (>10ms)                                                                                                                                                             | Same as A                                                |                                        | Corrected                                      |
| Erroneous data can occur at the output of the ADC while operating in the sequential conversion mode with an analog input at the ground potential level.<br>See errata item 11 for additional information. | Same as A                                                |                                        | Same as B                                      |
| SCI communication limited when using the internal relaxation oscillator as chip clock. <i>See errata item 12 for additional information.</i>                                                              | Same as A                                                |                                        | Same as B                                      |
| PWM automatic fault clearing issue.<br>See errata item 13 for additional information.                                                                                                                     | Same as A                                                |                                        | Same as B                                      |
| Serial Boot Loaders prior to version 1.3 do<br>not use the internal relaxation oscillator.<br><i>See errata item 14 for additional information.</i>                                                       | Same as A                                                |                                        | Same as B                                      |
| The factory did not trim the oscillator on components with date codes before 0228. <i>See errata item 15 for additional information.</i>                                                                  | Same as A                                                |                                        | Same as B                                      |
| SPI halts on receiver overflow when being used to transmit only.<br>See errata item 16 for additional information.                                                                                        | Same as A                                                |                                        | Same as B                                      |
| SPI misses one data word by double loading<br>Xmit register when double buffering.<br>See errata item 17 for additional information.                                                                      | Same as A                                                |                                        | Same as B                                      |
| Bit counter is not reset on each transmission.<br>See errata item 18 for additional information.                                                                                                          | Same as A                                                |                                        | Same as B                                      |



### **Differences between Chip Revisions**

| Chip Rev. A<br>Date codes = $\geq 0112 \leq 0113$                                                                                                                                                                                                                                            | <b>Chip Rev. B</b><br>Date codes = $\geq 0113 \leq 0138$ | Chip<br>Rev. C<br>Never<br>distributed | <b>Chip Rev. D</b><br>Date codes = $\geq 0139$ |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|----------------------------------------|------------------------------------------------|
| Value from data transmit register not moved<br>to shift register.<br>See errata item 19 for additional information.                                                                                                                                                                          | Same as A                                                |                                        | Same as B                                      |
| SPI receiver shift register residual after<br>overflow resulting in duplicate transmission.<br><i>See errata item 20 for additional information.</i>                                                                                                                                         | Same as A                                                |                                        | Same as B                                      |
| Intermittent duplicate transmission in slave<br>mode when CPHA=0.<br>See errata item 21 for additional information.                                                                                                                                                                          | Same as A                                                |                                        | Same as B                                      |
| While SPI is enabled in master mode and the transmit data register (less than 16 bits) is filled, the OVRF flag stops further transmission. <i>See errata item 22 for additional information.</i>                                                                                            | Same as A                                                |                                        | Same as B                                      |
| The interrupt controller uses COPR bit in SIM_RSTSTS register to determine whether to use COP reset vector in the vector table. <i>See errata item 23 for additional information.</i>                                                                                                        | Same as A                                                |                                        | Same as B                                      |
| With a Quad Timer counter, when using a single compare register to generate timing intervals and clocking the timer at a rate other than at the IPbus_clock rate the timer may count incorrectly when the compare register is changed. <i>See errata item 24 for additional information.</i> | Same as A                                                |                                        | Same as B                                      |
| GPIO interrupts on the SAME port will not be<br>detected if the edge of an input interrupt<br>signal occurs in the same clock cycle that the<br>IESR is written.<br><i>See errata item 25 for additional information.</i>                                                                    | Same as A                                                |                                        | Same as B                                      |







#### How to Reach Us:

Home Page: www.freescale.com

E-mail: support@freescale.com

#### USA/Europe or Locations Not Listed:

Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 +1-800-521-6274 or +1-480-768-2130 support@freescale.com

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064, Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics of their non-RoHS-compliant and/ or non-Pb-free counterparts. For further information, see <a href="http://www.freescale.com">http://www.freescale.com</a> or contact your Freescale sales representative.

For information on Freescale's Environmental Products program, go to <u>http://www.freescale.com/epp</u>.

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty. representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.



Freescale <sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. This product incorporates SuperFlash® technology licensed from SST. © Freescale Semiconductor, Inc. 2005. All rights reserved.

DSP56F801E Rev. 12.0 12/2005