

# 56853

# Chip Errata 56853 16-bit Digital Signal Controller

This document reports errata information on chip revision B2. Errata numbers are in the form <u>n.m.</u>, where <u>n</u> is the number of the errata item and <u>m</u> identifies the document revision number. This document is a pre-publication draft. **Note: Differences between Chip Revisions are listed on page 5** and errata information for chip revisions prior to revision B2 have been archived and can be requested from Freescale Sales.

# Chip Revision B2 Errata Information:

| Errata Number | Description                                                                                                                                                                       | Impact and Work Around                                                                                                                                                                                                                                                                                                                                  |  |  |  |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 1.7           | Software breakpoint in<br>uninterruptable code can<br>cause debugger to execute<br>instructions in wrong order.                                                                   | Impact:<br>If a sequence of code includes a conditional branch (i.e. Bcc) followed by two<br>single word instructions and a breakpoint is set on the first single word instruction,<br>the incorrect code execution will occur when the conditional branch is not taken.                                                                                |  |  |  |
|               | In Rev 7.0, clarified<br>errata impact and work<br>around.                                                                                                                        | Work Around:<br>CodeWarrior has implemented a work around that inserts a NOP after all<br>conditional branches. The breakpoint will be located in the second single word<br>instruction after the NOP, so execution will be correct. This workaround can be<br>enabled or disabled by the user. Disabling the workaround will generate smaller<br>code. |  |  |  |
| 2.0           | JTAG Core TAP incorrectly<br>handles bypass instructions<br>using xA instruction code.<br>Also, the combined<br>instruction for Debug<br>requests and TLM select<br>malfunctions. | Impact:<br>Same as description.<br>Work Around:<br>Use separate Debug requests and TLM select instructions. Use other available<br>codes for bypass.                                                                                                                                                                                                    |  |  |  |
| 3.3           | External interrupts, $\overline{IRQA}$<br>and $\overline{IRQB}$ are unreliable<br>when edge sensitive. This can<br>result in execution of<br>incorrect interrupt.                 | Impact:<br>Same as description.<br>Work Around:<br>Configure external interrupts for level sensitive operation.                                                                                                                                                                                                                                         |  |  |  |
| 4.5           | When Core clock is not<br>continuous, debug mode will<br>fail to shift instructions into<br>the Core.                                                                             | Impact:<br>Same as description.<br>Work Around:<br>Disable DMA prior to using debug mode to shift instructions into core.                                                                                                                                                                                                                               |  |  |  |





# Chip Revision B2 Errata Information:

| Errata Number | Description                                                                                                                                                                                                                           | Impact and Work Around                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 5.7           | DMA circular queue<br>operation does not work<br>properly.                                                                                                                                                                            | Impact:<br>Data in the destination buffer may be repeated. For example, if a $\{1, 2, 3, 4\}$ are received, then the destination buffer may contain $\{1, 2, 3, 3, 4\}$ .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
|               |                                                                                                                                                                                                                                       | Work Around:<br>Do not use the circular queue operation. Instead, use the DMA non-circular<br>operation (default) or use the fast and/or normal interrupts.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| 6.6           | The EOnCE OPDBR<br>register will not work<br>properly if there is more<br>than one JTAG serially<br>connected device used in a<br>scan chain configurations.                                                                          | Impact:<br>This register is used for executing instructions shifted in by the host through the<br>JTAG when the device is in debug mode. The intended instruction will not be<br>executed under this condition.<br>Note: This does not affect boundary-scan operation, which will still work properly<br>no matter what position the device is placed in the boundary-scan chain.                                                                                                                                                                                                                                                                                                  |  |  |  |
|               |                                                                                                                                                                                                                                       | <ul><li>Work Around:</li><li>1. Each device must be on a separate scan chain for debugging purposes.</li><li>2. If there is only one 56800E device on a scan chain, then the EOnCE OPDRB register will work properly as long as the 56800E device is the first device on the scan chain.</li></ul>                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| ESSI Errata   | Items                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| 7.4           | Under some conditions when<br>using the FIFO, ESSI misses<br>an increment of the FIFO<br>read index and erroneously<br>retransmits the prior word.<br><i>In Rev 4.0, clarified</i><br><i>errata impact and work</i><br><i>around.</i> | <ul> <li>Impact:</li> <li>The ESSI may fail to transmit or may transmit the next available word twice in the transmit FIFO if the following conditions are true simultaneously: <ul> <li>ESSI FIFO is enabled.</li> <li>Transmit FIFO is written two within 2 ipb_clks before or after the "start point of a word transmit time slot"</li> <li>Just prior to this 4 ipb_clk window, the TFCNT was less than or equal to 1.</li> </ul> </li> <li>For Normal mode operation with external frame sync, TE should not be cleared until after the first data bit of the last word has been transmitted; otherwise, transmission of the last data word may not be guaranteed.</li> </ul> |  |  |  |
|               |                                                                                                                                                                                                                                       | Work Around:<br>The failure is avoided by preventing the TFCNT from falling below 2. To do this,<br>set the watermark (for the number of words left in TX fifo when ISR triggers) to 2<br>or more. The higher the watermark is set, the longer the TFE ISR has to add new<br>data to the FIFO before TFCNT falls below 2.                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
|               |                                                                                                                                                                                                                                       | Error will always be avoided provided the TFE ISR completes execution before<br>(watermark -1) time slot durations have elapsed. A time slot duration is the<br>duration of SCK times bits per word. SCK duration is determined by baud rate<br>controls and bits per word is determined by the WL control. Under some<br>conditions, the safe interval for TFE ISR completion is substantially increased.<br>Please see http://www.freescale.com/ for an FAQ which addresses error recovery<br>options, transmission of filler words when real data isn't available, and more detail<br>on the safe interval for TFE ISR completion.                                              |  |  |  |



# Chip Revision B2 Errata Information:

| Errata Number | Description                                                                                                                                                                                                                         | Impact and Work Around                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 8.4           | Under some conditions, ESSI<br>can increment the FIFO read<br>index too often after an<br>underrun, resulting in<br>corruption of the FIFO data.<br><i>In Rev 4.0, clarified</i><br><i>errata impact and work</i><br><i>around.</i> | Impact:<br>Same as description.<br>Work Around:<br>Use work around detailed in Errata Item 7.4.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| 9.3           | The ESSI specification does<br>not guarantee that a final<br>word loaded into the transmit<br>shift register will be sent.                                                                                                          | Impact:<br>The ESSI specification states, "The normal transmit disable sequence is to clear the<br>TE bit and the TIE bit after the TDE bit is set." In normal mode with external frame<br>sync and regardless of clock source (external or internal), this procedure does not<br>guarantee that a final word loaded into the transmit shift register will be sent.<br>Work Around:<br>The following procedure may be used to insure the complete transmission of a final<br>word conveyed to the transmit shift register:<br>a) Poll for TDE<br>b) Wait for TFS<br>c) Use timer or other method to permit at least one ESSI bit interval to pass<br>d) Set TE and TIE 0                                                                          |  |  |  |
| 10.8          | ESSI Receive Last Slot<br>(RLS) and Transmit Last Slot<br>(TLS) can be missed when<br>the ESSI is configured for<br>network mode and as a slave.                                                                                    | <ul> <li>Impact:<br/>Same as description.</li> <li>Work Around:<br/>Since the number of time slots are known by the application, the software can count the samples as they are received and/or transmitted. The ESSI FIFO or DMA could also be used to buffer an entire frame and then generate an interrupt when the desired number of samples have been received and/or transmitted.</li> <li>Another work around is to connect the Frame Sync signal to a timer input. The timer module can be configured to request an interrupt at the rising edge of its input signal (which is FS), so the interrupt works as a "transmit/receive first slot" indicator (not last). The FS signal must of course be regular, i.e. not "early".</li> </ul> |  |  |  |



# Chip Revision B2 Errata Information:

| Errata Number      | Description                                                                                                                                                                                                                                                                                                                                                                                  | Impact and Work Around                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Timer Errata Items |                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| 11.7               | With a Quad Timer counter,<br>when using a single compare<br>register to generate timing<br>intervals and clocking the<br>timer at a rate other than at<br>the IPbus_clock rate the timer<br>may count incorrectly when<br>the compare register is<br>changed.                                                                                                                               | <ul> <li>Impact:</li> <li>When the compare register matches the counter register and is updated before the next timer clock the counter increments/decrements instead of reloading.</li> <li>Work Around:</li> <li>1. Use both compare registers, such that the compare register that is not active is updated for use in the next count period.</li> <li>2. Instead of updating the compare register, architect the software so the LOAD register can be updated, with the compare register held constant.</li> <li>FAQ 25527 provides an in-depth discussion of this issue and can be found on the Freescale website, www.<i>freescale.com</i>.</li> </ul>                                                                                                                                                                                                                                                                |  |  |  |  |
| 12.8               | With the Quad Timer, when<br>using Count Mode (CM)<br>0b110 "edge of secondary<br>source triggers primary count<br>till compare" and the Output<br>Mode (OM) is 0b111 "enable<br>gated clock output while<br>counter is active", the<br>OFLAG will incorrectly<br>output clock pulses prior to<br>the secondary input edge if<br>the primary count source is<br><u>not</u> an IPBus clock/N. | <ul> <li>Impact:<br/>Typically this will arise when an application is trying to output as finite number of 50% duty cycle clock pulses triggered by the output of another timer. Timer 1 creates an infinite pulse train which is fed into the primary input of Timer 2. Timer 2's secondary input is the triggering signal. Timer 2's job is to wait until the trigger and then count out the correct number of clock pulses.</li> <li>Work Around:<br/>The workaround is to rearrange functionality. Timer 1 uses an IPBus/N to generate a pulse train at 2x the desired clock rate. It uses CM = 0b110 and OM = 0b111 correctly. Then Timer 2's job is to simply convert the 2x pulse stream into a clock pulse stream at 1x frequency and 50% duty cycle. It does this by CM = 0b001 (count rising edges of primary input) and OM = 0b011 (toggle OFLAG on successful compare) with a compare value of zero.</li> </ul> |  |  |  |  |
| <b>GPIO Errata</b> | Item                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| 13.7               | GPIO interrupts on the<br>SAME port will not be<br>detected if the edge of an<br>input interrupt signal occurs<br>in the same clock cycle that<br>the IESR is written.                                                                                                                                                                                                                       | <ul> <li>Impact:<br/>Hardware designs that have asynchronous interruptable inputs on the same GPIO port cannot rely on the device to generate the interrupt.</li> <li>Work Around(s):</li> <li>1. Use different ports for these two interrupts.</li> <li>2. After writing to the IESR, read the RAW_DATA register to determine if any other inputs have occurred at this exact instant.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |



#### Chip Rev. B2 Chip Rev. A1 Chip Rev. B Chip Rev. B1 Chip Rev. A Date Code = Date Code = Date Code = Date Code = $Date \ Code = \ge 0141 < 0215$ > 0302 < 0316 > 0215 < 0235 $\geq 0235 < 0302$ <u>> 0317</u> Control register field VAB does not always correctly indicate This entry was the result of a misinterpretation; it which ISR is executing. was never an errata. Edge sensitive interrupt pulse width must be longer than clock Corrected Same as A hold off to be seen. Software breakpoint in uninterruptable code can cause Same as A Same as A1 Same as B Same as B1 debugger to execute instructions in wrong order. See errata item 1 for clarification. Core TAP incorrectly handles bypass instructions using xA Same as A Same as A1 Same as B Same as B1 instruction code. See errata item 2 for clarification. X1 read in the next system cycle after X1 write, returns invalid Corrected Same as A data if either write, read or both are long and addresses differ only in bit A0. Contention in XRAM in reset state wastes power. Same as A Corrected Same as A False trigger on clock inputs in the Slave mode. Corrected SCI Boot mode does not operate properly. Corrected Improper Power-On Reset (POR). Corrected Same as A Does not meet all ESD test specifications. Same as A Corrected Power loss when output TDO is tristated. Corrected Same as A Invalid transfer in early framesync mode when frames Corrected Same as A separated by two unused cycles Can not generate exception/error interrupts in DMA mode Corrected Same as A When configured as master with inverted clock output and non-Corrected Same as A inverted frame sync, some fed slave devices which sample FS with an inverted clock can observe FS as a clock early, resulting in incorrect transfers. SPTE flag does not set dependably in slave mode. Same as A Corrected SPI Boot mode does not work with all specified devices. Corrected SPI receiver shift register residual after overflow, resulting in Same as A Corrected duplicate transmission. Intermittent duplicate transmission in slave mode when Corrected Same as A CPHA=0. The DMA bit in ISR does not reflect correct status. Same as A Corrected The HDMA status field in the HSR register does not correctly Same as A Corrected indicate whether the HI is appropriately configured for Host side DMA operation.

### **Differences between Chip Revisions**



#### Chip Rev. B1 Chip Rev. B2 Chip Rev. A1 Chip Rev. B Chip Rev. A Date Code = Date Code = Date Code = Date Code = *Date Code* = $\geq 0141 < 0215$ $\geq 0235 < 0302$ > 0215 < 0235 > 0302 < 0316 > 0317 Intermittently, the RXDF bit is not cleared in ISR after read Corrected and intermittent data corruption occurs on the HD0 - HD7 bus. Corrected When processor enters the Stop mode status, bits in HSR and Same as A ISR are not properly updated. When programmed for stop mode operation, COP can hang Same as A Corrected and fail to operate if stop mode is entered while it is setting or resetting the counter. Transmitter underrun can occur without TUE flag asserting. Corrected Same as A Last slot interrupts fire repeatedly while in the last slot. Same as A Corrected ESSI loses first word in Network Transmit mode if first time Same as A Corrected slot is invalid. Transmitter side DMA request signal is not qualified with the Same as A Corrected SPI enable signal, so the SPI can be disabled but still issue the transmitter DMA requests. The $\overline{\text{HREQ}}/\overline{\text{HTRQ}}$ output should operate as an open drain Same as A Corrected output only. External interrupts, IROA and IROB are unreliable when edge Same as A Same as A1 Same as B Same as B1 sensitive. This can result in execution of incorrect interrupt. See errata item 3 for clarification. Low speed differential clock used for the OSC module's time Same as A Same as A1 Corrected of day prescaler and for deep stop mode detection is unreliable. When Core clock is not continuous, debug mode will fail to Same as A Same as A1 Same as B Same as B1 shift instructions into the Core. See errata item 4 for clarification. DMA circular queue operation does not work properly. See Same as A Same as A1 Same as B Same as B1 errata item 5 for clarification. PLL sensitivity at low temperature/low supply voltage. Same as A Same as A1 Same as B Corrected The EOnCE OPDBR register will not work properly if there is Same as A1 Same as B Same as B1 Same as A more than one JTAG serially connected device used in a scan chain configurations. See errata item 6 for clarification. In DMA mode, when the high address byte is written or read, a Corrected Same as A narrow glitch could appear on the HREQ output when the HACK input transitions from low to high. Only one of the two channels can be dedicated to DMA at one Same as A Corrected time. Under some conditions when using the FIFO, ESSI misses an Same as A Same as A1 Same as B Same as B1 increment of the FIFO read index and erroneously retransmits the prior word. See errata item 7 for clarification.

### **Differences between Chip Revisions**



| Chip Rev. A<br>Date Code = $\geq 0141 < 0215$                                                                                                                                                                                                                                                   | Chip Rev. A1<br>Date Code =<br>$\geq 0215 < 0235$ | Chip Rev. B<br>Date Code =<br>≥ 0235 < 0302 | <b>Chip Rev. B1</b><br>Date Code =<br>> 0302 < 0316 | <b>Chip Rev. B2</b><br><i>Date Code</i> =<br>≥ 0317 |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|---------------------------------------------|-----------------------------------------------------|-----------------------------------------------------|
| TUE can assert without an actual transmitter underrun having occurred.                                                                                                                                                                                                                          | Same as A                                         | Same as A1                                  | Corrected                                           |                                                     |
| Under some conditions, ESSI can increment the FIFO read<br>index too often after an underrun, resulting in corruption of the<br>FIFO data. <i>See errata item 8 for clarification</i> .                                                                                                         | Same as A                                         | Same as A1                                  | Same as B                                           | Same as B1                                          |
| An internal clock, known as the op clock, can glitch, causing<br>the serial output flags to malfunction.                                                                                                                                                                                        | Same as A                                         | Same as A1                                  | Corrected                                           |                                                     |
| The ESSI specification does not guarantee that a final word loaded into the transmit shift register will be sent. <i>See errata item 9 for clarification.</i>                                                                                                                                   | Same as A                                         | Same as A1                                  | Same as B                                           | Same as B1                                          |
| ESSI Receive Last Slot (RLS) and Transmit Last Slot (TLS) can be missed when the ESSI is configured for network mode and as a slave. <i>See errata item 10 for clarification</i> .                                                                                                              | Same as A                                         | Same as A1                                  | Same as B                                           | Same as B1                                          |
| If a word is partially received when RE is deasserted, reception<br>of that word will complete and the word will be added to the<br>FIFO.                                                                                                                                                       | Same as A                                         | Same as A1                                  | Corrected                                           |                                                     |
| Underrun error can occur without TUE set.                                                                                                                                                                                                                                                       | Same as A                                         | Same as A1                                  | Corrected                                           |                                                     |
| Failure occurs if a duplicate read is done on the ESSI FIFO, resulting in loss of receiver data.                                                                                                                                                                                                | Same as A                                         | Same as A1                                  | Corrected                                           |                                                     |
| Intermittent loss of lock by digital lock detector.                                                                                                                                                                                                                                             | Same as A                                         | Corrected                                   |                                                     |                                                     |
| Scan muxes on POR reset outputs can block the reset unless<br>TRST asserts to reset scan mode before the POR disasserts.                                                                                                                                                                        | Same as A                                         | Corrected                                   |                                                     |                                                     |
| POR can trigger falsely at combinations of very high $V_{\text{DDA}}$ and very cold temperatures.                                                                                                                                                                                               | Same as A                                         | Same as A1                                  | Corrected                                           |                                                     |
| With a Quad Timer counter, when using a single compare<br>register to generate timing intervals and clocking the timer at a<br>rate other than at the IPbus_clock rate the timer may count<br>incorrectly when the compare register is changed.<br><i>See errata item 11 for clarification.</i> | Same as A                                         | Same as A1                                  | Same as B                                           | Same as B1                                          |
| With the Quad Timer, when using Count Mode (CM) 0b110<br>and the Output Mode (OM) is 0b111, the OFLAG will<br>incorrectly output clock pulses prior to the secondary input<br>edge if the primary count source is <u>not</u> an IPBus clock/N.<br><i>See errata item 12 for clarification.</i>  | Same as A                                         | Same as A1                                  | Same as B                                           | Same as B1                                          |
| GPIO interrupts on the SAME port will not be detected if the edge of an input interrupt signal occurs in the same clock cycle that the IESR is written. <i>See errata item 13 for clarification</i> .                                                                                           | Same as A                                         | Same as A1                                  | Same as B                                           | Same as B1                                          |

# **Differences between Chip Revisions**



### How to Reach Us:

Home Page: www.freescale.com

E-mail: support@freescale.com

### USA/Europe or Locations Not Listed:

Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 +1-800-521-6274 or +1-480-768-2130 support@freescale.com

### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com

### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064, Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

### Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com

### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do varv in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.



Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. This product incorporates SuperFlash® technology licensed from SST. © Freescale Semiconductor, Inc. 2005. All rights reserved.

DSP56853E Rev. 8 08/2005