# NX5P3363/Q100

## **USB PD and Type-C current-limited power switch**

Rev. 1.1 — 10 September 2024

Product data sheet

# 1 General description

The NX5P3363/Q100 is a precision adjustable current-limited power switch for USB PD application. The device includes undervoltage lockout, overtemperature protection, and reverse current protection circuits to automatically isolate the switch terminals when a fault condition occurs. The 29 V tolerance on VBUS pin ensures the device is able to work on a USB PD port; a current limit input (ILIM) pin defines the overcurrent limit threshold; an open-drain fault output (FLT) indicates when a fault condition has occurred.

The overcurrent limit threshold can be programmed from 400 mA to 3.3 A, using an external resistor between the ILIM pin and GND pin. In the overcurrent condition, the device clamps the output current to the value set by ILIM and keeps the switch on while asserting the FLT flag.

To minimize current surges during normal turn on, the device has built-in soft start by limiting the power switch turn on slew rate. However, user can disable the soft start and request a fast output by pulling FO pin HIGH.

A fast recovery reverse current protection (RCP) circuit has been added to the switch to prevent reverse current flowing back to power source at all times. When exiting from reverse current protection state, the power MOSFET turns on within 50 µs. The fast RCP recovery ensures the voltage on VBUS doesn't drop too much in a power source swap application.

NX5P3363/Q100 is offered in a 2.2 x 2.2 mm, 16 bump WLCSP package.



#### 2 Features and benefits

- VIN supply voltage range from 4.0 V to 5.5 V
- · All time reverse current protection with ultra fast RCP recovery
- · Adjustable current limit from 400 mA to 3.3 A
- · Clamped current output in overcurrent condition
- 29 V high voltage tolerance on VBUS pin
- Low ON resistance of the power FETs: 35 m $\Omega$  (typical) in total
- Surge protection: IEC61000-4-5 exceeds ±80 V on VBUS
- · Over temperature protection
- Qualified in accordance with AEC-Q100 Grade 3 compliance
- · Safety approvals
  - UL 62368-1, 2nd edition, file no. 20170804-E470128
  - IEC 62368-1, 2nd edition, file no. DK-65509-UL
- ESD protection
  - IEC61000-4-2 contact discharge exceeds 8 kV on VBUS
  - HBM ANSI/ESDA/JEDEC JS-001 Class 2 exceeds 2 kV
  - CDM AEC standard Q100-01 (JESD22-C101E) exceeds 500 V
- Specified from -40 °C to +85 °C ambient temperature

NX5P3363/Q100

USB PD and Type-C current-limited power switch

# 3 Applications

- Automotive USB Type-C port
- Automotive power switch

# 4 Ordering information

#### Table 1. Ordering information

| Type number     | Topside | Package |                                                                                               |           |  |  |  |
|-----------------|---------|---------|-----------------------------------------------------------------------------------------------|-----------|--|--|--|
|                 | marking | Name    | Description                                                                                   | Version   |  |  |  |
| NX5P3363UK/Q100 | X5PT7   | WLCSP16 | wafer level chip-scale package; 16 bumps; 2.2 x 2.2 mm x 0.555 mm (backside coating included) | SOT1394-3 |  |  |  |

# 4.1 Ordering options

#### Table 2. Ordering options

| Type number     | Orderable part   | Package | 3                                       | Minimum order quantity | Temperature                         |
|-----------------|------------------|---------|-----------------------------------------|------------------------|-------------------------------------|
| NX5P3363UK/Q100 | NX5P3363UKZ/Q100 | WLCSP16 | REEL 7" Q1/T1 *SPECIAL<br>MARK CHIPS DP | 3000                   | T <sub>amb</sub> = -40 °C to +85 °C |

# 5 Marking

#### Table 3. Marking

| Line | Marking | Description                                   |
|------|---------|-----------------------------------------------|
| Α    | X5PT7   | basic type name                               |
| В    | mmmmmnn | wafer lot code (mmmmmm) and wafer number (nn) |
| С    | XtDYYWW | manufacturing code:                           |
|      |         | X = foundry location                          |
|      |         | t = assembly location                         |
|      |         | D = RoHS code (dark green)                    |
|      |         | YY = assembly year code                       |
|      |         | WW = assembly week code                       |

# 6 Functional diagram



# 7 Pinning information

# 7.1 Pinning



### 7.2 Pin description

Table 4. Pin description

| Symbol | Pin        | Description                                                                                                  |
|--------|------------|--------------------------------------------------------------------------------------------------------------|
| VIN    | A1, A2     | Input voltage                                                                                                |
| VCP    | B1, B2, C1 | Central point of two power MOSFETs                                                                           |
| VBUS   | C2, D1, D2 | Output voltage                                                                                               |
| ILIM   | A3         | Current limiter. Connect a resistor to GND to adjust the current limit level                                 |
| FLT    | A4         | Fault condition indicator (open-drain output)                                                                |
| EN     | B4         | Enable input (active HIGH with internal 1 MΩ pull down resister)                                             |
| GND    | B3, C3, D3 | Ground (0 V)                                                                                                 |
| FO     | C4         | Fast turn on. Pull this pin HIGH to enable fast turn-on feature. 1 M $\Omega$ pull down resister integrated. |
| CAP    | D4         | Connect a capacitor to GND                                                                                   |

# 8 Functional description

Table 5. Function table

H = HIGH voltage level; L = LOW voltage level

| EN | FO | VIN                            | FLT | Main Power Switch                                                |
|----|----|--------------------------------|-----|------------------------------------------------------------------|
| X  | Х  | < 4.0 V                        | Z   | under voltage lockout, Switch open                               |
| L  | Х  | 4.0 V to 5.5 V                 | Z   | disabled; switch open                                            |
| Н  | L  | 4.0 V to 5.5 V                 | Z   | enabled; switch turns on with slew rate control                  |
| Н  | Н  | 4.0 V to 5.5 V                 | Z   | enabled; switch turns on without slew rate control; fast turn on |
| Н  | Х  | 4.0 V to 5.5 V                 | L   | In current limit condition or over temperature protection        |
| X  | Х  | 4.0 V to 5.5 V and VIN <= VBUS | Z   | Reverse protection; switch open                                  |

### 8.1 EN input

When the EN is set LOW, all the FETs are disabled, and the device enters low-power mode disabling all protection circuits and setting the FLT output high impedance. When EN is set HIGH, all protection circuits are enabled and then, if no fault condition exists, the main power MOSFETs turn on.

### 8.2 Fast recovery RCP

NX5P3363/Q100 uses dynamic gate drive control loop to implement reverse-current protection. During normal operation, device always tries to regulate the VBUS output voltage to be VIN - 70 mV.

When the load current produces a drop voltage greater than 70 mV, the gate control loop drives the power MOS to lower its R<sub>DSon</sub> to try to achieve the 70 mV. In the heavy load condition, the gate control loop keeps increasing the gate driving current of the MOSFET until it is fully on and remains fully on if the voltage drop at that time still exceeds 70 mV.

In light load condition, when the drop voltage is below 70 mV, the gate control loop reduces the gate driving current to increase the  $R_{DSon}$  to try to achieve the 70 mV drop voltage, which leads to the complete shutdown of the power MOSFET in reverse voltage condition.

If VBUS voltage is higher than VIN when enabling the device, the power MOSFET never turns on. The device always does a pre-check before switching on the power MOSFETs.

In the RCP state, EN is HIGH; when the VBUS drops below VIN, the device exits the RCP state and turns on the power FET again within 50  $\mu$ S. The fast recovery of the power MOSFET is assisted by the external boost capacitor at CAP pin. The boost capacitor is charged whenever EN is pulled HIGH.

The input voltage level of FO pin has nothing to do with RCP recovery time.

### 8.3 VBUS hot plug-in RCP

The RCP circuit, together with dynamic gate drive control circuit, acts like an "ideal diode". This protects the VIN lifting from reverse current when VBUS has a hot plug-in during the following conditions and limits the VIN voltage lift < 400 mV. Refer to NX5P3363/Q100 ground pin.

- VBUS < 24 V, plug-in when NX5P3363/Q100 is on
- $C_{IN}$  is in the range of 57  $\mu F$  to 100  $\mu F$
- C<sub>BUS</sub> is in the range of 10 μF to 22 μF

NX5P3363\_Q100

If the VBUS,  $C_{IN}$ ,  $C_{BUS}$  are not in the range or conditions, there may be more reverse current and the VIN voltage lift depends on the conditions.

#### 8.4 Fast Turn ON

In order to reduce the power on inrush current, NX5P3363/Q100 deploys slew rate control for normal turn on; there is approximately 2 ms rising time. However, in the fast role swap application, fast turn on is requested. The customer achieves this by pulling FO pin HIGH. By doing this, rise time is reduced to the 100  $\mu$ S level. There is an internal 1 M $\Omega$  pull-down resister on this pin. The fast turn on is achieved by turn off short circuit protection and OCP feature in the fast start stage; typically 220  $\mu$ s. It is recommended to add a 10  $\mu$ F capacitor close to VIN pin to limit the inrush current in fast turn on mode.

The feature only applies to fast role swap, and FO pin should be controlled by USB PD PHY. When a fast role swap event is detected by USB PD PHY, the FO pin should pull HIGH first, then enable the EN pin of NX5P3363/Q100 when the FRS is requested. Depending on the voltage on VBUS, there are two scenarios:

- 1. V(VBUS) > V(VIN): The switch enters RCP mode. Once the voltage on VBUS drops below VIN voltage, switch immediately turns on within 50  $\mu$ S.
- V(VBUS) ≤ V(VIN)
  The switch performs a fast turn ON as the FO is HIGH; the turn on time is 150 μS.

When fast role swap is finished and NX5P3363/Q100 is in all the other conditions, FO pin should remain LOW to limit the inrush current.

### 8.5 Undervoltage lockout

Independently of the logic level on the EN pin, the undervoltage lockout (UVLO) circuit disables the N-channel MOSFET and enters low power mode until the input voltage reaches the UVLO turn-on threshold VUVLO.

#### 8.6 ILIM

The overcurrent protection circuit's (OCP) trigger value  $I_{OCP}$  can be set using an external resistor  $R_{ILIM}$  connected between ILIM pin and GND pin. When EN is set HIGH and the ILIM pin is grounded, the N-channel MOSFET is disabled. The  $I_{OCP}$  setting is given in <u>Table 12</u>.

#### 8.7 Main power FET overcurrent protection (OCP)

The device offers overcurrent protection when enabled. The three possible overcurrent conditions that can occur are:

- 1. Overcurrent at startup:  $I_{SW} > I_{OCP}$  when enabling the N-channel MOSFET.
- 2. Overcurrent when enabled:  $I_{SW} > I_{OCP}$  when the N-channel MOSFET is enabled.
- 3. Short circuit when enabled: I<sub>SW</sub> exceeds short circuit conditions

In the overcurrent condition, because the device clamps the output current rather than the switch, the power dissipation on the device might be increased which could lead to overtemperature protection (see Section 8.9).

#### 8.7.1 Overcurrent at startup

If the device senses a VBUS short to GND or overcurrent while enabling the N-channel MOSFET, OCP is triggered. It limits the output current to I<sub>OCP</sub> and after the deglitch time sets the FLT output LOW.

#### 8.7.2 Overcurrent when enabled

If the device senses  $I_{SW}$  exceeds  $I_{OCP}$  when enabled, OCP is triggered. It limits the output current to  $I_{OCP}$  and after the deglitch time sets the  $\overline{FLT}$  output LOW. As a consequence, limiting the output current reduces  $V_{O(VBUS)}$ .

#### 8.7.3 Short circuit when enabled

If the current through switch exceeds 7.5 A (typical), the short circuit protection is triggered. That disables the N-channel MOSFET immediately. It then enables the N-channel MOSFET again; output current is limited to  $I_{OCP}$  and after the deglitch time the  $\overline{FLT}$  output is set LOW. Thermal protection is triggered due to the big power consumption on the device.

In the customer specific application case, the short circuit protection ensures the VIN voltage stays above 4.5 V at the following short circuit testing.

- $C_{IN}$  = 57  $\mu$ F, VBUS short to GND directly by a metal tweezer; this means the short resistor to ground is typically 40 m $\Omega$
- VIN connected to customer specified DC-DC

# 8.8 FLT output

The FLT output is an open-drain output that requires an external pull-up resistor. The FLT output is set LOW to indicate an OCP or OTP condition has occurred. The FLT output returns to the high impedance state automatically once the fault condition is removed. An internal 8 ms deglitch circuit for the overcurrent protection is used when entering fault conditions. Overtemperature condition doesn't have deglitch time, and the FLT signal is asserted immediately. The RCP circuit won't trigger FLT signal.

#### 8.9 Overtemperature protection

If the device temperature exceeds 140 °C when EN is set HIGH, the overtemperature protection (OTP) circuit disables the Power MOSFET and indicates a fault condition by setting the FLT pin LOW. Any transition on the EN pin has no effect. Once the device temperature decreases to below 115 °C the device returns to the defined state.

In the overcurrent limiting condition, the increased power dissipation on the device results in OTP, especially in the output-short-to-GND error.

# 9 Application diagram



A 0.1  $\mu$ F ceramic capacitor ( $C_{INT}$ ) is required for local decoupling. Higher capacitor values  $C_{INT}$  further reduce the voltage drop at the input. When driving inductive loads, a larger capacitance  $C_{INT}$  prevents voltage spikes from exceeding absolute maximum voltage of VIN. The CBUS capacitor should be placed as closer as possible to VBUS pin.

The recommended Cb is 1 nF with at least 16 V voltage tolerance.

The external Schottky diode is optional; NX5P3363/Q100 works well without it. To improve the lowest VBUS voltage during fast role swap, it is recommended to add a lower forward voltage diode, for example VF = 0.3 V.

Figure 4. Application diagram

# 10 Limiting values

Table 6. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).

| Symbol                 | Parameter                            | Conditions                                 |     | Min  | Max  | Unit |
|------------------------|--------------------------------------|--------------------------------------------|-----|------|------|------|
| VI                     | input voltage                        | VBUS                                       | [1] | -0.5 | +29  | V    |
|                        |                                      | VIN; VCP; ILIM; EN; FO                     | [1] | -0.5 | +6   | V    |
|                        |                                      | CAP                                        | [1] | -0.5 | +12  | V    |
|                        | peak voltage tolerance               | VBUS; 20 μs pulse width, 1 s interval      | [1] | -0.5 | +34  | V    |
| Vo                     | output voltage                       | FLT                                        | [1] | -0.5 | +6   | V    |
| I <sub>IK</sub>        | input clamping current               | input EN: V <sub>I(EN)</sub> < -0.5 V      |     | -50  | -    | mA   |
| I <sub>I(source)</sub> | input source current                 | input ILIM                                 |     | -    | 1    | mA   |
| I <sub>SK</sub>        | switch clamping current              | input VIN: V <sub>I(VIN)</sub> < -0.5 V    |     | -50  | -    | mA   |
|                        |                                      | output VOUT: V <sub>O(VBUS)</sub> < -0.5 V |     | -50  | -    | mA   |
| I <sub>SW</sub>        | Main Power switch continuous current | V <sub>SW</sub> > -0.5 V                   | [2] | -    | 3.6  | A    |
| T <sub>j(max)</sub>    | maximum junction temperature         |                                            |     | -40  | +125 | °C   |
| T <sub>stg</sub>       | storage temperature                  |                                            |     | -65  | +150 | °C   |
| P <sub>tot</sub>       | total power dissipation              |                                            | [3] | -    | 1.7  | W    |

<sup>[1]</sup> The minimum input voltage rating may be exceeded if the input current rating is observed.

<sup>[2]</sup> Internally limited.

<sup>[3]</sup> The (absolute) maximum power dissipation depends on the junction temperature T<sub>j</sub>. Higher power dissipation is allowed in conjunction with lower ambient temperatures. The conditions to determine the specified values are T<sub>amb</sub> = 25 °C and the use of a two layer PCB.

# 11 Recommended operating conditions

Table 7. Recommended operating conditions

| Symbol               | Parameter                | Conditions                          | Min  | Max | Unit |
|----------------------|--------------------------|-------------------------------------|------|-----|------|
| V <sub>I</sub>       | input voltage            | VIN                                 | 4.0  | 5.5 | V    |
|                      |                          | EN; FO                              | 0    | 5.5 | V    |
|                      |                          | VBUS (OFF state)                    | 0    | 23  | V    |
| Vo                   | Output voltage           | VBUS; FLT                           | 0    | 5   | V    |
| I <sub>SW</sub>      | switch current           | T <sub>amb</sub> = -40 °C to +85 °C | 0    | 3   | А    |
| I <sub>O(sink)</sub> | output sink current      | FLT                                 | 0    | 10  | mA   |
| R <sub>ILIM</sub>    | current limit resistance | ILIM pin to GND                     | 14.3 | 140 | kΩ   |
| C <sub>Bus</sub>     | VBUS output capacitance  | VBUS to GND                         | 10   | 100 | μF   |
| T <sub>amb</sub>     | ambient temperature      |                                     | -40  | +85 | °C   |

# 12 Thermal characteristics

#### Table 8. Thermal characteristics

| Symbol        | Parameter                                   | Conditions |     | Тур  | Unit |
|---------------|---------------------------------------------|------------|-----|------|------|
| $R_{th(j-a)}$ | thermal resistance from junction to ambient |            | [1] | 58.4 | K/W  |

<sup>[1]</sup> R<sub>th(j-a)</sub> is dependent upon board layout. To minimize R<sub>th(j-a)</sub>, ensure all pins have a solid connection to larger copper layer areas. In multi-layer PCBs, the second layer should be used to create a large heat spreader area below the device. Avoid using solder-stop varnish under the device.

# 13 Static characteristics

#### Table 9. Static characteristics

At recommended operating conditions;  $V_{I(VIN)} = V_{I(EN)}$ ,  $R_{FAULT} = 10 \text{ k}\Omega$  unless otherwise specified; Voltages are referenced to GND (ground = 0 V). See <u>Figure 9</u>

| Symbol                 | Parameter                                      | Conditions                                                        |         | Min | Typ <sup>[1]</sup> | Max | Unit |
|------------------------|------------------------------------------------|-------------------------------------------------------------------|---------|-----|--------------------|-----|------|
| V <sub>IH</sub>        | HIGH-level input voltage                       | EN; FO; V <sub>I(VIN)</sub> = 4.0 V to 5.5 V;                     |         | 1.2 | -                  | -   | V    |
| V <sub>IL</sub>        | LOW-level input voltage                        | EN; FO; V <sub>I(VIN)</sub> = 4.0 V to 5.5 V;                     |         | -   | -                  | 0.4 | V    |
| I                      | input leakage<br>current                       | EN; FO; V <sub>I(VIN)</sub> = 5.0 V;                              |         | -   | -                  | 7   | μΑ   |
| I <sub>(VIN)</sub>     | supply current                                 | VBUS open; V <sub>I(VIN)</sub> = 5.0 V                            |         |     |                    |     |      |
|                        |                                                | EN = GND (low power mode);                                        |         | -   | 3                  | 55  | μA   |
|                        |                                                | EN = $V_{I(VIN)}$ ; $R_{ILIM}$ = 33 kΩ                            |         | -   | 1.3                | 1.7 | mA   |
|                        |                                                | EN = $V_{I(VIN)}$ ; $R_{ILIM}$ = 16 kΩ                            |         | -   | 1.35               | 1.7 | mA   |
| I <sub>S(OFF)</sub>    | VBUS OFF-State leakage current                 | V <sub>I(VIN)</sub> = 5.0 V; V <sub>I(VBUS)</sub> = 0 V; EN = LOW | [2]     | -5  | -0.1               | -   | μΑ   |
|                        | VIN OFF-state                                  | V <sub>I(VBUS)</sub> = 5.0 V; V <sub>I(VIN)</sub> = 0 V; EN = LOW | [2]     | -2  | -0.1               | -   | μA   |
|                        | leakage current                                | V <sub>I(VBUS)</sub> = 20 V; V <sub>I(VIN)</sub> = 0 V; EN = LOW  | [2]     | -2  | -0.1               | -   | μΑ   |
| I <sub>S(ON)</sub>     | FET-B leakage current in RCP                   | V <sub>I(VIN)</sub> = 5 V; V <sub>I(VBUS)</sub> = 20 V; EN = 5 V  | [2] [3] | -2  | -0.1               | -   | μΑ   |
| R <sub>pd</sub>        | Pull-down resistance                           | EN; FO; V <sub>I(VIN)</sub> = 5 V                                 |         | -   | 1                  | -   | ΜΩ   |
| V <sub>UVLO</sub>      | under voltage<br>lockout voltage               | VIN pin                                                           |         | -   | 3.6                | 3.8 | V    |
| V <sub>hys(UVLO)</sub> | under voltage<br>lockout hysteresis<br>voltage |                                                                   |         | -   | 100                | -   | mV   |
| V <sub>OL</sub>        | LOW-level output voltage                       | FLT; I <sub>O</sub> = 4 mA                                        |         | -   | -                  | 0.3 | V    |
| C <sub>I(EN)</sub>     | EN pin                                         |                                                                   |         | -   | 3                  | -   | pF   |
| C <sub>I(FO)</sub>     | FO pin                                         |                                                                   |         | -   | 4                  | -   | pF   |

<sup>[1]</sup> Typical values are measured at  $T_i = 25$  °C.

<sup>[2]</sup> Currents are defined with respect to conventional current flow into the respective terminal. Negative value means the current flows out of the respective terminal of the chip.

<sup>[3]</sup> Guaranteed by design

# 13.1 Graphs



 $X = T_{amb}, Y = I_{(VIN)}$ 

Figure 5. OFF state supply current versus temperature



 $V_{I(EN)} = V_{I(VIN)}; V_{I(VIN)} = 5.0 \text{ V}$ 

 $X = T_{amb}, Y = I_{(VIN)}$ 

Figure 6. ON state supply current versus temperature



 $X = V_{I(VIN)}$  from 2.5 V to 5.5 V;  $Y = -I_{(VBUS)}$ 

Figure 7. VBUS off state leakage versus temperature



 $V_{I(EN)} = GND; V_{I(VIN)} = 0 V; R_{ILIM} = 14.3 k (3.3 A)$ 

 $X = V_{I(VBUS)}$  from 2.5 V to 5.5 V;  $Y = -I_{(VIN)}$ 

Figure 8. VIN off state leakage versus temperature



#### 13.2 Thermal shutdown

#### Table 10. Thermal shutdown

 $V_{I(VIN)} = V_{I(EN)}$ ,  $R_{FAULT} = 10 \text{ k}\Omega$  unless otherwise specified; Voltages are referenced to GND (ground = 0 V).

| Symbol                  | Parameter                                                       | Conditions                                     | Min | Тур | Max | Unit |
|-------------------------|-----------------------------------------------------------------|------------------------------------------------|-----|-----|-----|------|
| T <sub>th(ots)</sub>    | over temperature shutdown threshold temperature                 | $V_{I(VIN)} = 4.0 \text{ V to } 5.5 \text{ V}$ | -   | 140 | -   | °C   |
| T <sub>th(otp)hys</sub> | hysteresis of over temperature protection threshold temperature | $V_{I(VIN)} = 4.0 \text{ V to } 5.5 \text{ V}$ | -   | 25  | -   | °C   |

### 13.3 ON resistance

#### Table 11. ON resistance

 $V_{I(VIN)} = V_{I(EN)}$ ,  $R_{FAULT} = 10 \text{ k}\Omega$  unless otherwise specified; Voltages are referenced to GND (ground = 0 V). See <u>Figure 9</u>

| Symbol          | Parameter | Conditions                                                         | Min | Тур | Max | Unit |
|-----------------|-----------|--------------------------------------------------------------------|-----|-----|-----|------|
| R <sub>ON</sub> |           | $R_{FETA} + R_{FETB}$ ; $V_{I(VIN)} = 4.0$ to 5.5 V; see Figure 10 |     |     |     |      |
|                 |           | T <sub>amb</sub> = 25 °C                                           | -   | 35  | 42  | mΩ   |
|                 |           | T <sub>amb</sub> = -40 °C to +85 °C                                | -   | -   | 49  | mΩ   |

# 13.4 ON resistance graphs



#### 13.5 Current limit

Table 12. Current limit

 $V_{I(VIN)} = V_{I(EN)}$ ,  $R_{FAULT} = 10 \text{ k}\Omega$  unless otherwise specified; Voltages are referenced to GND (ground = 0 V). See <u>Figure 9</u>

| Symbol           | Parameter                      | Conditions                                                                        | Min  | Typ <sup>[1]</sup> | Max  | Unit |
|------------------|--------------------------------|-----------------------------------------------------------------------------------|------|--------------------|------|------|
| I <sub>OCP</sub> | overcurrent protection current | $V_{I(VIN)}$ = 4.0 to 5.5 V; $T_{amb}$ = -40 °C to +85 °C; see <u>Figure 11</u> , |      |                    |      |      |
|                  |                                | R <sub>ILIM</sub> = 140 kΩ                                                        | 330  | 400                | 465  | mA   |
|                  |                                | R <sub>ILIM</sub> = 97.6kΩ                                                        | 480  | 550                | 625  | mA   |
|                  |                                | R <sub>ILIM</sub> = 51 kΩ                                                         | 915  | 1000               | 1107 | mA   |
|                  |                                | R <sub>ILIM</sub> = 30 kΩ                                                         | 1505 | 1640               | 1780 | mA   |
|                  |                                | R <sub>ILIM</sub> = 22.1 kΩ                                                       | 2024 | 2200               | 2398 | mA   |
|                  |                                | R <sub>ILIM</sub> = 18.2kΩ                                                        | 2450 | 2640               | 2820 | mA   |
|                  |                                | R <sub>ILIM</sub> = 14.3 kΩ                                                       | 3100 | 3300               | 3531 | mA   |
|                  |                                | ILIM shorted to VIN                                                               | 168  | 210                | 273  | mA   |

[1] 1% tolerance resistor is recommend for R<sub>ILIM</sub>

# 13.6 Current limit graphs



# 14 Dynamic characteristics

Table 13. Dynamic characteristics

At recommended operating conditions;  $V_{I(VIN)} = V_{I(EN)}$ ,  $R_{FAULT} = 10 \text{ k}\Omega$  unless otherwise specified; voltages are referenced to GND (ground = 0 V).

| Symbol                  | Parameter                                  | Conditions                                                                                                  |     | Min | Typ <sup>[1]</sup> | Max | Unit |
|-------------------------|--------------------------------------------|-------------------------------------------------------------------------------------------------------------|-----|-----|--------------------|-----|------|
| t <sub>TLH</sub>        | LOW to HIGH output transition time         | VBUS; $V_{I(VIN)}$ = 5.0 V; $C_L$ = 10 μF; $R_L$ = 100 $\Omega$ ; see <u>Figure 12</u> and <u>Figure 13</u> |     |     |                    |     |      |
|                         |                                            | V <sub>I(FO)</sub> = GND                                                                                    |     | -   | 1.5                | -   | ms   |
|                         |                                            | V <sub>I(FO)</sub> = 5.0 V                                                                                  |     | -   | 50                 | 100 | μs   |
| t <sub>THL</sub>        | HIGH to LOW output transition time         | VOUT; $C_L$ = 10 μF; $R_L$ = 100 $\Omega$ ; see Figure 12 and Figure 13                                     |     |     |                    |     |      |
|                         |                                            | V <sub>I(VIN)</sub> = 5.0 V                                                                                 |     | -   | 2.2                | -   | ms   |
| t <sub>en</sub>         | enable time                                | EN to VOUT; $C_L = 10 \mu F$ ; $R_L = 100 \Omega$ ; see <u>Figure 14</u> and <u>Figure 15</u>               |     |     |                    |     |      |
|                         |                                            | V <sub>I(VIN)</sub> = 5.0 V; V <sub>I(FO)</sub> = GND                                                       |     | -   | 0.75               | -   | ms   |
|                         |                                            | V <sub>I(VIN)</sub> = 5.0 V; V <sub>I(FO)</sub> = 5.0 V                                                     |     | -   | 60                 | -   | μs   |
| t <sub>dis</sub>        | disable time                               | EN to VOUT; $V_{I(VIN)}$ = 5.0 V; $C_L$ = 10 $\mu$ F; $R_L$ = 100 $\Omega$ ; see Figure 16 and Figure 17    |     | -   | 90                 | -   | μs   |
| t <sub>on(RCP)</sub>    | RCP recovery time                          | $V_{I(VIN)}$ = 5.0 V; EN = HIGH; From VBUS drops below VIN to FET-B ON; $C_L$ = 10 $\mu F$                  |     | -   | 15                 | 50  | μs   |
| t <sub>dis(RCP)</sub>   | RCP turn off time                          | FET-B RCP turn OFF time                                                                                     | [2] | -   | 0.3                | -   | μs   |
| t <sub>degl</sub>       | deglitch time                              | FLT in OCP; V <sub>I(VIN)</sub> = 5 V; see <u>Figure 20</u> to <u>Figure 21</u>                             |     | -   | 8                  | -   | ms   |
| t <sub>short(OCP)</sub> | OCP short circuit protection response time | $V_{I(VIN)}$ = 5.0 V; $C_{BUS}$ =10 $\mu F$ ; Measure current at VBUS side                                  |     | -   | 5                  | -   | μs   |

<sup>[1]</sup> Typical values are measured at T<sub>i</sub> = 25 °C.

#### 14.1 Waveform and test circuits



Measurement points are given in  $\underline{\text{Table } 14}$ .

Logic level: V<sub>OH</sub> is the typical output voltage that occurs with the output load.

Figure 12. Switching times and rise and fall times

NX5P3363\_Q100

All information provided in this document is subject to legal disclaimers.

© 2024 NXP B.V. All rights reserved.

<sup>[2]</sup> Guaranteed by design

Table 14. Measurement points

| Supply voltage      | EN Input                 | Output                |                       |
|---------------------|--------------------------|-----------------------|-----------------------|
| V <sub>I(VIN)</sub> | V <sub>M</sub>           | V <sub>X</sub>        | V <sub>Y</sub>        |
| 5.0 V               | 0.5 × V <sub>I(EN)</sub> | 0.9 × V <sub>OH</sub> | 0.1 × V <sub>OH</sub> |



Test data is given in Table 15.

Definitions test circuit:

R<sub>I</sub> = Load resistance.

C<sub>L</sub> = Load capacitance including jig and probe capacitance.

V<sub>EXT</sub> = External voltage for measuring switching times.

Figure 13. Test circuit for measuring switching times

Table 15. Test data

| Supply voltage   | EN Input                 | Load  |                |
|------------------|--------------------------|-------|----------------|
| V <sub>EXT</sub> | $V_{I(EN)}$              | CL    | R <sub>L</sub> |
| 5.0 V            | 0 to V <sub>I(VIN)</sub> | 10 μF | 100 Ω          |



Figure 14. Typical 10 μF enable time versus inrush current



 $V_{I(VIN)}$  = 5 V; R<sub>L</sub> = 5 Ω; C<sub>L</sub> = 100 μF; R<sub>ILIM</sub> = 33 kΩ (1.5 A) Figure 15. Typical 100 μF enable time versus inrush current

(A)

0.5

0.3

0

-0.2

6

### USB PD and Type-C current-limited power switch







# 15 Package outline



# 16 Abbreviations

#### Table 16. Abbreviations

| Acronym | Description             |
|---------|-------------------------|
| ESD     | ElectroStatic Discharge |
| CDM     | Charged Device Model    |
| НВМ     | Human Body Model        |
| USB     | Universal Serial Bus    |

NX5P3363/Q100

USB PD and Type-C current-limited power switch

# 17 Revision history

### Table 17. Revision history

| Document ID         | Release date      | Description              |
|---------------------|-------------------|--------------------------|
| NX5P3363_Q100 v.1.1 | 10 September 2024 | Changed <u>Section 3</u> |
| NX5P3363_Q100 v.1.0 | 31 May 2024       | Initial version          |

# **Legal information**

#### Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions".
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="https://www.nxp.com">https://www.nxp.com</a>.

#### **Definitions**

**Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### **Disclaimers**

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at https://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

NX5P3363\_Q100

All information provided in this document is subject to legal disclaimers.

© 2024 NXP B.V. All rights reserved.

Suitability for use in automotive applications — This NXP product has been qualified for use in automotive applications. If this product is used by customer in the development of, or for incorporation into, products or services (a) used in safety critical applications or (b) in which failure could lead to death, personal injury, or severe physical or environmental damage (such products and services hereinafter referred to as "Critical Applications"), then customer makes the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, safety, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP. As such, customer assumes all risk related to use of any products in Critical Applications and NXP and its suppliers shall not be liable for any such use by customer. Accordingly, customer will indemnify and hold NXP harmless from any claims, liabilities, damages and associated costs and expenses (including attorneys' fees) that NXP may incur related to customer's incorporation of any product in a Critical Application.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**HTML publications** — An HTML version, if available, of this document is provided as a courtesy. Definitive information is contained in the applicable document in PDF format. If there is a discrepancy between the HTML document and the PDF document, the PDF document has priority.

**Translations** — A non-English (translated) version of a document, including the legal information in that document, is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

Security — Customer understands that all NXP products may be subject to unidentified vulnerabilities or may support established security standards or specifications with known limitations. Customer is responsible for the design and operation of its applications and products throughout their lifecycles to reduce the effect of these vulnerabilities on customer's applications and products. Customer's responsibility also extends to other open and/or proprietary technologies supported by NXP products for use in customer's applications. NXP accepts no liability for any vulnerability. Customer should regularly check security updates from NXP and follow up appropriately. Customer shall select products with security features that best meet rules, regulations, and standards of the intended application and make the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP.

NXP has a Product Security Incident Response Team (PSIRT) (reachable at <a href="PSIRT@nxp.com">PSIRT@nxp.com</a>) that manages the investigation, reporting, and solution release to security vulnerabilities of NXP products.

 $\ensuremath{\mathsf{NXP}}\xspace \ensuremath{\mathsf{B.V.}}\xspace - \ensuremath{\mathsf{NXP}}\xspace \ensuremath{\mathsf{B.V.}}\xspace$  is not an operating company and it does not distribute or sell products.

#### **Trademarks**

Notice: All referenced brands, product names, service names, and trademarks are the property of their respective owners.

NXP — wordmark and logo are trademarks of NXP B.V.

# NX5P3363/Q100

# USB PD and Type-C current-limited power switch

## **Tables**

| Tab. 1. | Ordering information4              | Tab. 10. | Thermal shutdown | 18 |
|---------|------------------------------------|----------|------------------|----|
| Tab. 2. | Ordering options4                  | Tab. 11. | ON resistance    | 18 |
|         | Marking5                           |          |                  |    |
|         | Pin description7                   |          |                  |    |
|         | Function table8                    |          |                  |    |
| Tab. 6. | Limiting values12                  | Tab. 15. | Test data        | 22 |
| Tab. 7. | Recommended operating conditions13 | Tab. 16. | Abbreviations    | 26 |
| Tab. 8. | Thermal characteristics14          | Tab. 17. | Revision history | 27 |
|         | Static characteristics 15          |          |                  |    |

# NX5P3363/Q100

# USB PD and Type-C current-limited power switch

# **Figures**

| Fig. 1.  | Block diagram6                                 | Fig. 12. | Switching times and rise and fall times    | 2′ |
|----------|------------------------------------------------|----------|--------------------------------------------|----|
| Fig. 2.  | Pin configuration for WLCSP167                 | Fig. 13. | Test circuit for measuring switching times | 22 |
| Fig. 3.  | Ball mapping for WLCSP167                      | Fig. 14. | Typical 10 µF enable time versus inrush    |    |
| Fig. 4.  | Application diagram11                          |          | current                                    | 22 |
| Fig. 5.  | OFF state supply current versus                | Fig. 15. | Typical 100 µF enable time versus inrush   |    |
|          | temperature16                                  |          | current                                    | 22 |
| Fig. 6.  | ON state supply current versus                 | Fig. 16. | Typical 10 µF disable time                 | 23 |
| _        | temperature16                                  | Fig. 17. | Typical 100 µF disable time                | 23 |
| Fig. 7.  | VBUS off state leakage versus temperature17    | Fig. 18. | Reverse-current protection response        | 23 |
| Fig. 8.  | VIN off state leakage versus temperature 17    | Fig. 19. | Reverse-current protection recovery        | 23 |
| Fig. 9.  | Typical characteristics reference schematic 18 | Fig. 20. | Device enabled into current limit mode     | 24 |
| Fig. 10. | Typical ON resistance versus temperature19     | Fig. 21. | Device start up in VBUS short to GND       | 24 |
| Fig. 11. | Typical overcurrent protection current         | Fig. 22. | Package outline SOT1394-3 (WLCSP16)        | 25 |
|          | versus external resistor value RILIM20         |          |                                            |    |

### **Contents**

| 1     | General description                   |    |
|-------|---------------------------------------|----|
| 2     | Features and benefits                 |    |
| 3     | Applications                          |    |
| 4     | Ordering information                  | 4  |
| 4.1   | Ordering options                      | 4  |
| 5     | Marking                               |    |
| 6     | Functional diagram                    | 6  |
| 7     | Pinning information                   | 7  |
| 7.1   | Pinning                               |    |
| 7.2   | Pin description                       |    |
| 8     | Functional description                |    |
| 8.1   | EN input                              |    |
| 8.2   | Fast recovery RCP                     |    |
| 8.3   | VBUS hot plug-in RCP                  | 8  |
| 8.4   | Fast Turn ON                          |    |
| 8.5   | Undervoltage lockout                  |    |
| 8.6   | ILIM                                  | 9  |
| 8.7   | Main power FET overcurrent protection |    |
|       | (OCP)                                 |    |
| 8.7.1 | Overcurrent at startup                |    |
| 8.7.2 | Overcurrent when enabled              |    |
| 8.7.3 | Short circuit when enabled            |    |
| 8.8   | FLT output                            |    |
| 8.9   | Overtemperature protection            |    |
| 9     | Application diagram                   |    |
| 10    | Limiting values                       |    |
| 11    | Recommended operating conditions      |    |
| 12    | Thermal characteristics               |    |
| 13    | Static characteristics                |    |
| 13.1  | Graphs                                |    |
| 13.2  | Thermal shutdown                      | 18 |
| 13.3  | ON resistance                         |    |
| 13.4  | ON resistance graphs                  |    |
| 13.5  | Current limit                         | 19 |
| 13.6  | Current limit graphs                  |    |
| 14    | Dynamic characteristics               |    |
| 14.1  | Waveform and test circuits            |    |
| 15    | Package outline                       | 25 |
| 16    | Abbreviations                         |    |
| 17    | Revision history                      |    |
|       | Legal information                     | 28 |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.