Product data sheet

# 1 General description

The BGA3131 is an upstream amplifier meeting the Data Over Cable Service Interface Specifications (DOCSIS 3.1). It is designed for cable modem, CATV set top box and VoIP modem applications. The device operates from 5 MHz to 205 MHz. The BGA3131 provides 58 dB gain control range in 1 dB increments with high incremental accuracy. Its maximum gain setting delivers 37 dB voltage gain and a superior linear performance.

It supports the DOCSIS 3.1 output power levels while meeting the stringent ACLR requirements.

The BGA3131 operates at 5 V supply. The gain is controlled via a 3-wire serial interface. The current consumption can be reduced in 4 steps via the serial interface. This interface enables the user to optimize between DC power efficiency and linearity. In addition, the current is automatically reduced at lower gain settings while preserving the linearity performance. In disable mode, the device draws typical 25 mA while it can be still programmed to new gain and current settings.

The BGA3131 is housed in 20 pins 5 mm x 5 mm leadless HVQFN package.

### 2 Features and benefits

- 58 dB gain control range in 1 dB steps using a 3-wire serial interface
- 5 MHz to 205 MHz frequency operating range
- ± 0.4 dB incremental gain step accuracy
- Maximum voltage gain 37 dB
- Excellent IMD3 of -60 dBc at 68 dBmV total output power
- Excellent second harmonic level of -65 dBc at 68 dBmV total output power
- Excellent third harmonic level of -65 dBc at 68 dBmV total output power
- Excellent noise figure of 6.5 dB at maximum gain
- Capable of transmitting modulated carriers while meeting the DOCSIS 3.1 ACLR specification. At an output power of 65 dBmV at the F-connector (assuming 3 dB of output loss), the typical ACLR is -62 dBc
- 5 V single supply operation
- · Excellent ESD protection at all pins
- · Unconditionally stable
- Compliant to Directive 2002/95/EC, regarding Restriction of Hazardous Substances (RoHS)



**DOCSIS 3.1 upstream amplifier** 

# 3 Applications

- DOCSIS 3.1 and 3.0 cable modems
- VoIP modems
- · Set-top boxes

## 4 Quick reference data

### Table 1. Quick reference data

Typical values at  $V_{CC}$  = 5 V, decimal current setting = 3, decimal gain setting 50 to 63;  $T_{amb}$  = 25 °C;  $Z_{i(dif)}$  = 200  $\Omega$ :  $Z_{o(se)}$  = 75  $\Omega$ ; voltage gain does include loss due to output transformer. Unless otherwise specified. All RF parameters are measured on an application board with the circuit as shown in Figure 12 and components listed in Table 17.

| Symbol              | Parameter                              | Conditions                                                                                                         | Min | Тур | Max | Unit |
|---------------------|----------------------------------------|--------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| I <sub>CC</sub>     | supply current                         | transmit-enable mode; TX_EN = HIGH                                                                                 | 610 | 660 | 720 | mA   |
|                     |                                        | transmit-disable mode; TX_EN = LOW                                                                                 | -   | 25  | -   | mA   |
| G <sub>v</sub>      | voltage gain                           | gain code = 111111 [1] [2]                                                                                         | -   | 37  | -   | dB   |
| NF                  | noise figure                           | transmit-enable mode; gain code = 111111                                                                           | -   | 6.5 | -   | dB   |
| α <sub>2H</sub>     | second harmonic level                  | transmit-enable mode; gain code = 111111;<br>$P_i(RMS)$ = 31 dBmV; $P_L(RMS)$ = 68 dBmV into 75 $\Omega$ impedance | -   | -65 | -   | dBc  |
| α <sub>3H</sub>     | third harmonic level                   | transmit-enable mode; gain code = 111111;<br>$P_i(RMS)$ = 31 dBmV; $P_L(RMS)$ = 68 dBmV into 75 $\Omega$ impedance | -   | -65 | -   | dBc  |
| IMD3                | third-order intermodulation distortion | transmit-enable mode; gain code = 111111;<br>$P_L(RMS)$ = 65 dBmV per tone into 75 $\Omega$ impedance              | -   | -60 | -   | dBc  |
| P <sub>L(1dB)</sub> | output power at 1 dB gain compression  | CW input signal RMS value, f = 205 MHz                                                                             | -   | 78  | -   | dBmV |

<sup>[1]</sup>  $P_i \le 31 \text{ dBmV}$ 

### Table 2. ACLR quick reference data

Typical values at  $V_{CC}$  = 5 V, decimal current setting = 3, decimal gain setting 60,  $T_{amb}$  = 25 °C;  $Z_{i(dif)}$  = 200  $\Omega$ :  $Z_{o(se)}$  = 75  $\Omega$ ; channel bandwidth = 192 MHz, integration bandwidth = 9.6 MHz, f = 5 MHz to 205 MHz. Unless otherwise specified.

| Symbol    | Parameter                         | Conditions                                                                                                                                                                                                      | Min | Тур | Max | Unit |
|-----------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| DOCSIS 3. |                                   |                                                                                                                                                                                                                 |     |     |     |      |
| ACLR      | adjacent channel<br>leakage ratio | $P_i(RMS) = 31 \text{ dBmV}; P_L(RMS) = 68 \text{ dBmV}, channel configuration: channel bandwidth is 192 MHz, with exclusion band at 147.5 MHz, with a bandwidth of 9.6 MHz. Input signal with a PAPR of 13 dB$ | -   | -62 | -   | dBc  |

<sup>[2]</sup> Excluding 5.7 dB loss of resistive matching circuit, to match 75  $\Omega$  to 50  $\Omega$ 

**DOCSIS 3.1 upstream amplifier** 

# 5 Ordering information

Table 3. Ordering information

| Type number | Orderable part | Package |                                                                                                          |          |  |  |  |
|-------------|----------------|---------|----------------------------------------------------------------------------------------------------------|----------|--|--|--|
|             | number         | Name    | Description                                                                                              | Version  |  |  |  |
| BGA3131     | BGA3131J       | HVQFN20 | plastic thermal enhanced very thin quad flat package; no leads; 20 terminals; body 5 mm x 5 mm x 0.85 mm | SOT662-1 |  |  |  |

# 6 Marking code

### Table 4. Marking

| Type number | Marking code |
|-------------|--------------|
| BGA3131     | 3131         |

# 7 Functional diagram



**DOCSIS 3.1 upstream amplifier** 

# 8 Pinning information

# 8.1 Pinning



# 8.2 Pin description

Table 5. Pin description

| Symbol          |     | Pin | Description                                                                                              |
|-----------------|-----|-----|----------------------------------------------------------------------------------------------------------|
| GND             |     | 1   | ground                                                                                                   |
| IN_P            |     | 2   | amplifier input +                                                                                        |
| IN_N            |     | 3   | amplifier input –                                                                                        |
| n.c.            | [1] | 4   | not connected                                                                                            |
| GND             |     | 5   | ground                                                                                                   |
| CLK             |     | 6   | clock                                                                                                    |
| DATA            |     | 7   | data                                                                                                     |
| CS              |     | 8   | chip select                                                                                              |
| TX_EN           |     | 9   | transmit enable active HIGH                                                                              |
| V <sub>CC</sub> |     | 10  | supply voltage                                                                                           |
| n.c.            | [1] | 11  | not connected                                                                                            |
| OUT_N           |     | 12  | amplifier output –                                                                                       |
| n.c.            | [1] | 13  | not connected, pin can be left open, grounded, or connected to the center tap voltage in the application |
| OUT_P           |     | 14  | amplifier output +                                                                                       |
| n.c.            | [1] | 15  | not connected                                                                                            |
| TMP_SENS        |     | 16  | temperature sense                                                                                        |

**DOCSIS 3.1 upstream amplifier** 

Table 5. Pin description...continued

| Symbol          |     | Pin        | Description    |
|-----------------|-----|------------|----------------|
| V <sub>CC</sub> |     | 17         | supply voltage |
| GND             |     | 18         | ground         |
| n.c.            | [1] | 19         | not connected  |
| n.c.            | [1] | 20         | not connected  |
| GND             |     | die paddle | ground         |

<sup>[1]</sup> not connected pins can either be left open or grounded in the application

# 9 Functional description

## 9.1 Logic programming

The programming word is set through a shift register. It uses the data of the SPI bus (pin name DATA), clock (pin name CLK), and enable (pin name TX\_EN) lines. By default, the data is entered in order with the most significant bit (MSB) first and the least significant bit (LSB) last. The Chip Select line (CS) must be low during the data entry, then set high to sample the shift register. The rising edge of the clock pulse shifts each data value into the shift register. When the register is programmed, the new settings take effect:

- on the rising edge, of <CS> if <TX\_EN> was HIGH
- on the rising edge, of <TX\_EN> if <TX\_EN> was LOW

Table 6. Programming register

| Data bit   | 11                                   | 10 | 9 | 8 | 7                              | 6                     | 5                          | 4    | 3           | 2              | 1            | 0             |
|------------|--------------------------------------|----|---|---|--------------------------------|-----------------------|----------------------------|------|-------------|----------------|--------------|---------------|
| Function   | Register address Current setting [1] |    |   |   | Attenuation (gain) setting [2] |                       |                            |      |             |                |              |               |
| Settings   | 0                                    | 0  | 0 | 0 | C[1]                           | C[0]                  | G[5]                       | G[4] | G[3]        | G[2]           | G[1]         | G[0]          |
| Initialize | 0                                    | 0  | 0 | 1 | Soft<br>reset<br>(mirror)      | LSB first<br>(mirror) | ASC<br>address<br>(mirror) |      | 16b<br>mode | ASC<br>address | LSB<br>first | Soft<br>reset |
| Reserved   | 0                                    | 0  | 1 | 0 | 0                              | 0                     | 0                          | 0    | 0           | 0              | 0            | 0             |
| Reserved   | 0                                    | 0  | 1 | 1 | 0                              | 0                     | 0                          | 0    | 0           | 0              | 0            | 0             |

- [1] For current bit settings see <u>Table 8</u>
- [2] For gain bit settings see Table 7

**DOCSIS 3.1 upstream amplifier** 





**DOCSIS 3.1 upstream amplifier** 

## 9.2 Register settings

### 9.2.1 Register address

Only addresses 0000 to 0011 are used. Other addresses do not affect the VGA.

Address 0000 is used to configure attenuation and current parameters of the device.

Address 0001 is used to configure the SPI interface specifically.

Addresses 0010 and 0011 are reserved, and must be kept at value 0.

### 9.2.2 Gain/attenuator setting

The gain shall be controlled via the SPI bus. Data bits D0 through D5 set the gain/attenuator level, with 111111 being the min attenuation setting, and 000101 being the maximum attenuation setting. A new gain/attenuator setting can be loaded while the VGA is on (transmit-enable).

Table 7. Gain settings

| Gain setting G[5:0 | Typical gain |                  |  |      |
|--------------------|--------------|------------------|--|------|
| binary notation    |              | decimal notation |  | (dB) |
| 000000 to 000101   |              | 0 to 5           |  | -21  |
| 000110             |              | 6                |  | -20  |
| 111110             |              | 62               |  | 36   |
| 111111             |              | 63               |  | 37   |

<sup>[1]</sup> With every increment of the gain setting between 000101 (5) and 111111 (63), the typical gain increases accordingly

### 9.2.3 Output stage current setting

The current (of the output stage) shall be controlled via the 3-wire bus. Data bits D6 and D7 set the current. Setting 11 sets the maximum current for maximum linearity. The current can be lowered for improved efficiency at lower output power levels, or lower linearity requirements. Setting 00 sets the minimum current. A new current setting can be loaded while the VGA is on (transmit-enable).

Table 8. Supply current settings At decimal gain setting 63.

| Current setting C[1:0] | Typical supply current |      |  |
|------------------------|------------------------|------|--|
| binary notation        | decimal notation       | (mA) |  |
| 00                     | 0                      | 350  |  |
| 01                     | 1                      | 410  |  |
| 10                     | 2                      | 480  |  |
| 11                     | 3                      | 660  |  |

The current is automatically reduced at lower gain settings while preserving the linearity performance.

**DOCSIS 3.1 upstream amplifier** 

Table 9. Device current settings versus gain settings

| Gain setting                  |      | Typical current (mA) |     |                                         |     |                      |  |
|-------------------------------|------|----------------------|-----|-----------------------------------------|-----|----------------------|--|
| Attenuation H value bit [5.0] |      | setting setting      |     | Current setting C[1:0] = 10 C[1:0] = 11 |     | Comments             |  |
| 111111                        | 0x3F | 350                  | 410 | 480                                     | 660 | Max gain (code = 63) |  |
| 110001                        | 0x31 | 280                  | 315 | 345                                     | 370 | Gain code = 49       |  |
| 101011                        | 0x2B | 290                  | 320 | 350                                     | 375 | Gain code = 43       |  |
| 100101                        | 0x25 | 240                  | 260 | 260                                     | 330 | Gain code = 37       |  |
| 011001                        | 0x19 | 220                  | 235 | 235                                     | 250 | Gain code = 25       |  |

## 9.2.4 SPI Initialize register

The SPI receiver may be configured in several communication modes. By default, the device is waiting for a 12-bit, MSB first SPI frame. In that case, the address field is 4 bits wide, and data field is 8 bits wide. Using the Initialize register at address 0x01 allows switching the device to different SPI modes. Register 0x01 contains four effective bits, but programmed with the mirror value of the 4 LSBs in the 4 MSBs.



### 9.2.4.1 SPI Soft Reset

By setting bits Soft\_reset AND Soft\_reset (mirror) at address 0x01, the device is put back in its default state. (maximum gain)



**DOCSIS 3.1 upstream amplifier** 

#### 9.2.4.2 SPI 16-bit mode

By default, the SPI frame is made of 4 bits for address and a multiple of 8 bits for data. By setting bits 16b\_mode AND 16b\_mode (mirror) at address 0x01, the device is configured such that the next SPI command will be a 16-bit command. Address is sent on 8 bits, whereas data is a multiple of 8 bits.



### 9.2.4.3 SPI ascending address

By default, the SPI slave can be programmed with a single SPI frame. The SPI contains a start address and several data bytes to be written at start address. The SPI has an auto decrementing mechanism to store each data in corresponding register. By setting bits  $asc\_addr$  AND  $asc\_addr$  (mirror) at address 0x01, the device is configured such that the internal addresses are auto-increment instead of auto-decrement.





BGA3131

**DOCSIS 3.1 upstream amplifier** 

### 9.2.4.4 SPI LSB first

By default, the SPI slave waits for the MSB data first. By setting bits *Isb\_first* AND *Isb\_first* (*mirror*) at address 0x01, the device is configured. The first bit received is considered as the LSB of each field (address and data).



### 9.3 TX enable / TX disable

The amplifier can be disabled or enabled by making TX\_EN (pin 9) LOW or HIGH. A LOW to HIGH TX enable transition enables new programmed settings. If no new settings are programmed, the last programmed setting is reactivated.

**DOCSIS 3.1 upstream amplifier** 

# 10 Limiting values

### Table 10. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

Absolute Maximum Ratings are given as Limiting Values of stress conditions during operation, that must not be exceeded under the worst probable conditions.

| Parameter                       | Conditions                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Min                                              | Max            | Unit           |
|---------------------------------|------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|----------------|----------------|
| supply voltage                  |                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | -                                                | 6              | V              |
| input current                   | on pin TMP_SENS                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | -                                                | 1              | mA             |
| input voltage                   | on pin IN_P                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | -0.5                                             | 6              | V              |
|                                 | on pin IN_N                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | -0.5                                             | 6              | V              |
|                                 | on pin CLK                                                                                                             | [1]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | -0.5                                             | 6              | V              |
|                                 | on pin DATA                                                                                                            | [1]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | -0.5                                             | 6              | V              |
|                                 | on pin CS                                                                                                              | [1]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | -0.5                                             | 6              | V              |
|                                 | on pin TX_EN                                                                                                           | [1]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | -0.5                                             | 6              | V              |
|                                 | on pin OUT_N                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | -0.5                                             | 6              | V              |
|                                 | on pin OUT_P                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | -0.5                                             | 6              | V              |
| maximum input power             |                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | -                                                | 60             | dBmV           |
| storage temperature             |                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | -55                                              | 150            | °C             |
| junction temperature            |                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | -                                                | 150            | °C             |
| SPI frequency                   | Master writes to slave; load on DATA line, 30 pF maximum, under nominal $V_{\rm IL}$ , and $V_{\rm IH}$ levels         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | -                                                | 25             | MHz            |
| electrostatic discharge voltage | Human Body Model (HBM); According to JEDEC standard 22-A114E                                                           | [2]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | -                                                | +/-4           | kV             |
|                                 | Charged Device Model (CDM); According to JEDEC standard 22-C101B                                                       | [2]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | -                                                | +/-2           | kV             |
|                                 | supply voltage input current input voltage  maximum input power storage temperature junction temperature SPI frequency | supply voltage  input current  on pin TMP_SENS  input voltage  on pin IN_P  on pin IN_N  on pin CLK  on pin DATA  on pin CS  on pin TX_EN  on pin OUT_N  on pin OUT_P  maximum input power  storage temperature  junction temperature  SPI frequency  Master writes to slave; load on DATA line, 30 pF maximum, under nominal V <sub>IL</sub> , and V <sub>IH</sub> levels  electrostatic discharge voltage  Human Body Model (HBM); According to JEDEC standard 22-A114E  Charged Device Model (CDM); According to | supply voltage   input current   on pin TMP_SENS | Supply voltage | Supply voltage |

<sup>[1]</sup> All digital pins may not exceed V<sub>CC</sub> as the internal ESD circuit can be damaged. To prevent this damage, it is recommended that control pins are limited to a maximum of 5 mA.

## 11 Thermal characteristics

Table 11. Thermal characteristics

| Symbol                  | Parameter                                                          | Conditions                       | Тур  | Unit |
|-------------------------|--------------------------------------------------------------------|----------------------------------|------|------|
| R <sub>th(j-bot)</sub>  | thermal resistance from junction to bottom of package              | Still air, natural convection [1 | 6.1  | K/W  |
| R <sub>th(j-a)</sub>    | thermal resistance from junction to ambient                        | Still air, natural convection [1 | 29.3 | K/W  |
| $\Psi_{(j\text{-top})}$ | thermal characterization parameter from junction to top of package | Still air, natural convection [1 | 9.9  | K/W  |

<sup>[1]</sup> Simulated using final element method model resembling the device mounted on the application board. See Figure 13

#### Note:

For more thermal details, refer to the BGA3131 Thermal management guidelines AN11753 at www.nxp.com.

BGA3131

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2021. All rights reserved.

<sup>[2]</sup> Stressed with pulses of 200 ms in duration.

**DOCSIS 3.1 upstream amplifier** 

# 11.1 Thermal compact model

Compact thermal model parameters (Delphi compact model), definitions according to Figure 11

Table 12. Delphi model parameters [1]

| R <sub>th</sub> (K/W) | junction | top<br>inner | top<br>outer | bottom<br>inner | bottom<br>outer | sides | leads | surface<br>areas<br>[mm <sup>2</sup> ] |
|-----------------------|----------|--------------|--------------|-----------------|-----------------|-------|-------|----------------------------------------|
| junction              |          | 201          |              | 6.17            |                 |       |       |                                        |
| top inner             |          |              | 1207         | 543             | 1330            |       |       | 4.27                                   |
| top outer             |          |              |              | 114             | 60.4            |       | 222   | 20.7                                   |
| bottom<br>inner       |          |              |              |                 | 53.8            | 315   | 311   | 9.53                                   |
| bottom<br>outer       |          |              |              |                 |                 |       | 37.8  | 12.6                                   |
| sides                 |          |              |              |                 |                 |       | 101   | 17                                     |
| leads                 |          |              |              |                 |                 |       |       | 2.85                                   |

<sup>[1]</sup> Cells are intentionally left empty

Table 13. Delphi compact model definition



**DOCSIS 3.1 upstream amplifier** 

# 12 Static characteristics

### **Table 14. Characteristics**

Typical values at  $V_{CC}$  = 5 V, decimal current setting = 3, decimal gain settings 50 to 63,  $T_{amb}$  = 25 °C;  $Z_{i(dif)}$  = 200  $\Omega$ :  $Z_{o(se)}$  = 75  $\Omega$ . Unless otherwise specified.

| Symbol          | Parameter                | Conditions                         | Min  | Тур | Max                   | Unit |
|-----------------|--------------------------|------------------------------------|------|-----|-----------------------|------|
| V <sub>CC</sub> | supply voltage           |                                    | 4.75 | 5.0 | 5.25                  | V    |
| I <sub>CC</sub> | supply current           | transmit-enable mode; TX_EN = HIGH | 610  | 660 | 720                   | mA   |
|                 |                          | transmit-disable mode; TX_EN = LOW | -    | 25  | -                     | mA   |
| V <sub>IH</sub> | HIGH-level input voltage | [1]                                | 1.8  | -   | V <sub>CC</sub> + 0.6 | V    |
| V <sub>IL</sub> | LOW-level input voltage  | [1]                                | 0    | -   | 0.8                   | V    |
| Р               | power dissipation        |                                    | -    | 3.3 |                       | W    |

<sup>[1]</sup> Voltage on the control pins.

# 13 Dynamic characteristics

## Table 15. Characteristics

Typical values at  $V_{CC}$  = 5 V, decimal current setting = 3, decimal gain setting 50 to 63;  $T_{amb}$  = 25 °C;  $Z_{i(dif)}$  = 200  $\Omega$ :  $Z_{o(se)}$  = 75  $\Omega$ ; voltage gain does include loss due to output transformer. Unless otherwise specified. All RF parameters are measured on an application board with the circuit as shown in Figure 12 and components listed in Table 17.

| Symbol                             | Parameter                                                                                  | Conditions                                                                                |         | Min | Тур    | Max | Unit |
|------------------------------------|--------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|---------|-----|--------|-----|------|
| G <sub>v</sub>                     | voltage gain                                                                               | gain code = 111111                                                                        | [1] [2] | _   | 37     | -   | dB   |
|                                    |                                                                                            | gain code = 001111                                                                        | [1] [2] | -   | -11    | -   | dB   |
| G <sub>flat</sub>                  | gain flatness                                                                              | f = 5 MHz to 205 MHz                                                                      | [1]     | -   | +/-0.5 | -   | dB   |
| RL <sub>o</sub> output return loss | output return loss                                                                         | transmit-mode enabled overall gain settings, measured in 75 $\Omega$ system               |         | -   | 14     | _   | dB   |
|                                    |                                                                                            | transmit-mode disabled overall gain settings, measured in 75 $\boldsymbol{\Omega}$ system |         | -   | 12     | -   | dB   |
| RL <sub>i</sub> input return loss  | input return loss                                                                          | transmit-mode enabled overall gain settings, measured in 200 $\boldsymbol{\Omega}$ system |         | -   | 20     | _   | dB   |
|                                    | transmit-mode disabled overall gain settings, measured in 200 $\boldsymbol{\Omega}$ system |                                                                                           | -       | 20  | _      | dB  |      |
| G <sub>step</sub>                  | gain step                                                                                  |                                                                                           | [1]     | -   | 1.0    | -   | dB   |
| E <sub>G(dif)</sub>                | differential gain error                                                                    |                                                                                           | [1]     | -   | +/-0.4 | -   | dB   |
| R <sub>i(dif)</sub>                | differential input resistance                                                              |                                                                                           |         | -   | 200    | _   | Ω    |
| R <sub>o(dif)</sub>                | differential output resistance                                                             |                                                                                           |         | -   | 37.5   | -   | Ω    |
| f <sub>range</sub>                 | frequency range                                                                            |                                                                                           |         | 5   | -      | 205 | MHz  |
| $\alpha_{isol}$                    | isolation                                                                                  | transmit-disable mode; TX_EN = LOW; f = 205 MHz                                           |         | -   | 60     | -   | dB   |
| NF                                 | noise figure                                                                               | transmit-mode; gain code = 111111                                                         |         | -   | 6.5    | -   | dB   |
|                                    |                                                                                            | transmit-mode; gain code = 100101                                                         |         | -   | 15     | -   | dB   |

**DOCSIS 3.1 upstream amplifier** 

#### Table 15. Characteristics...continued

Typical values at  $V_{CC}$  = 5 V, decimal current setting = 3, decimal gain setting 50 to 63;  $T_{amb}$  = 25 °C;  $Z_{i(dif)}$  = 200  $\Omega$ :  $Z_{o(se)}$  = 75  $\Omega$ ; voltage gain does include loss due to output transformer. Unless otherwise specified. All RF parameters are measured on an application board with the circuit as shown in Figure 12 and components listed in Table 17.

| Symbol              | Parameter                              | Conditions                                                                                                      |         | Min | Тур | Max | Unit          |
|---------------------|----------------------------------------|-----------------------------------------------------------------------------------------------------------------|---------|-----|-----|-----|---------------|
| t <sub>sw(G)</sub>  | gain switch time                       | transmit-disable/transmit-enable transient duration                                                             |         | -   | 3   | -   | μs            |
|                     |                                        | transmit-enable/transmit-disable transient duration                                                             |         | -   | 0.5 | -   | μs            |
| V <sub>trt</sub>    | transient voltage                      | transmit-disable/transmit-enable transient step size; pe                                                        | ak valu | ie  |     | 1   |               |
|                     |                                        | ≥ 55 dBmV output power                                                                                          | [3] [4] | -   | 45  | -   | mV            |
|                     |                                        | 49 dBmV output power                                                                                            | [3] [4] | -   | 15  | -   | mV            |
|                     | 43 dBmV output power                   | [3] [4]                                                                                                         | -       | 10  | -   | mV  |               |
|                     |                                        | 37 dBmV output power                                                                                            | [3] [4] | -   | 5   | -   | mV            |
|                     |                                        | ≤ 34 dBmV output power                                                                                          | [3] [4] | -   | 3   | -   | mV            |
| α <sub>2H</sub>     | second harmonic level                  | transmit-enable mode; gain code = 111111; $P_i(RMS)$ = 31 dBmV; $P_L(RMS)$ = 68 dBmV into 75 $\Omega$ impedance |         | -   | -65 | -   | dBc           |
| α <sub>3H</sub>     | third harmonic level                   | transmit-enable mode; gain code = 111111; $P_i(RMS)$ = 31 dBmV; $P_L(RMS)$ = 68 dBmV into 75 $\Omega$ impedance |         | -   | -65 | -   | dBc           |
| IMD3                | third-order intermodulation distortion | transmit-enable mode; gain code = 111111;<br>$P_L$ = 65 dBmV(rms) per tone into 75 $\Omega$ impedance           |         | _   | -60 | -   | dBc           |
| P <sub>L(1dB)</sub> | output power at 1 dB gain compression  | CW input signal RMS value, f = 205 MHz                                                                          |         | -   | 78  | -   | dBm\<br>(rms) |

<sup>[1]</sup>  $P_i = 30 \text{ dBmV}$ 

### Table 16. ACLR quick reference data

Typical values at  $V_{CC}$  = 5 V, decimal current setting = 3, decimal gain setting 60,  $T_{amb}$  = 25 °C;  $Z_{i(dif)}$  = 200  $\Omega$ :  $Z_{o(se)}$  = 75  $\Omega$ ; channel bandwidth = 196 MHz, integration bandwidth = 9.6 MHz, f = 5 MHz to 205 MHz. Unless otherwise specified.

| Symbol     | Parameter                      | Conditions                                                                                                                                                                                                          | Min | Тур | Max | Unit |
|------------|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| DOCSIS 3.1 |                                |                                                                                                                                                                                                                     |     |     |     |      |
| ACLR       | adjacent channel leakage ratio | $P_i(RMS) = 31 \text{ dBmV}$ ; $P_L(RMS) = 68 \text{ dBmV}$ , channel configuration: channel bandwidth is 192 MHz, with exclusion band at 147.5 MHz, with a bandwidth of 9.6 MHz. Input signal with a PAPR of 13 dB | -   | -62 | _   | dBc  |

<sup>[2]</sup> Excluding loss of resistive matching circuit, to match 75  $\Omega$  to 50  $\Omega$ 

<sup>[3]</sup> Measured at the output of the output balun

<sup>[4]</sup> Assume 3 dB loss between by output of the balun and F-connector in the final application

**DOCSIS 3.1 upstream amplifier** 

# 14 Application information

## 14.1 External components

Matching the balanced output of the chip to a single-ended 75  $\Omega$  load is accomplished using a 1: 2 ratio transformer. For measurements in a 50  $\Omega$  system, R5 and R6 are added for impedance transformation from 75  $\Omega$  to 50  $\Omega$ . R5 and R6 are not required in the final application.

The transformer also cancels even mode distortion products and common mode signals, such as the voltage transients that occur while enabling and disabling the amplifiers.

External capacitors are needed for the functionality of the circuit, the pins are internal nodes in the output amplifier. The measured voltage on the temperature sense pin 16 at an input current of 1 mA, is related to the die temperature.



BGA3131

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2021. All rights reserved

# **DOCSIS 3.1 upstream amplifier**



Table 17. List of components

For application diagram, see Figure 12.

| Component      | Description                        | Value  | Size     | Supplier: Part No.                                                 |
|----------------|------------------------------------|--------|----------|--------------------------------------------------------------------|
| C1, C11        | capacitor                          | 10 µF  | SMD 1206 | X7R type                                                           |
| C2, C5         | capacitor                          | 100 nF | SMD 0603 | X7R type                                                           |
| C3, C4, C6,    | capacitor                          | 10 nF  | SMD 0603 | X7R type                                                           |
| C8             | capacitor                          | 56 nF  | SMD 0603 | X7R type                                                           |
| C9             | capacitor                          | 10 pF  | SMD 0603 | C0G type                                                           |
| C10            | capacitor                          | 4.7 pF | SMD 0603 | C0G type                                                           |
| L1             | place holder for optional inductor | -      | -        | on EVB 0 $\Omega$ mounted                                          |
| L2, L3         | place holder for option chokes     | -      | -        | on EVB 0 Ω mounted                                                 |
| N1             | amplifier                          | -      | -        | NXP: BGA3131                                                       |
| R1, R2, and R3 | resistor                           | 0 Ω    | SMD 0603 |                                                                    |
| R5             | resistor                           | 86.6 Ω | SMD 0603 | 75 $\Omega$ to 50 $\Omega$ conversion for measurement purpose only |
| R6             | resistor                           | 43.2 Ω | SMD 0603 | 75 $\Omega$ to 50 $\Omega$ conversion for measurement purpose only |
| T1             | transformer                        | -      | -        | TOKO: #617PT-1664                                                  |
| T2             | transformer                        | -      | -        | MACOM: MABA-011056                                                 |
| X1             | Header, 4P,                        | -      | -        |                                                                    |
| X3, X4         | SMA connector                      | -      | -        |                                                                    |
| X5             | Header, 10P                        | -      | -        |                                                                    |

**DOCSIS 3.1 upstream amplifier** 

aaa-021903

# 15 Graphics



V<sub>CC</sub> = 5 V; current setting = 3; T<sub>amb</sub> = 25 °C

(1) f = 5 MHz

(2) f = 50 MHz

(3) f = 100 MHz

(4) f = 150 MHz

(5) f = 205 MHz



V<sub>CC</sub> = 5 V; decimal current setting = 3; T<sub>amb</sub> = 25 °C

(1) decimal gain setting = 63

(2) decimal gain setting = 50

(3) decimal gain setting = 36

(4) decimal gain setting = 20

(5) decimal gain setting = 5

Figure 14. G<sub>v</sub> as function of gain setting, typical values



V<sub>CC</sub> = 5 V; decimal current setting = 3; T<sub>amb</sub> = 25 °C

(1) f = 5 MHz

(2) f = 100 MHz

(3) f = 205 MHz

Figure 16. Differential gain error as function of gain setting; typical values



V<sub>CC</sub> = 5 V; decimal current setting = 3; T<sub>amb</sub> = 25 °C

(1) f = 5 MHz

(2) f = 50 MHz

(3) f = 100 MHz

(4) f = 150 MHz

(5) f = 205 MHz

Figure 17. Noise figure as function of gain setting; typical values

BGA3131

**DOCSIS 3.1 upstream amplifier** 



 $V_{CC}$  = 5 V; decimal current setting = 3;  $T_{amb}$  = 25 °C;  $P_L$  = 68 dBmV;  $P_i$  = 31 dBmV, Fix Pin at 68 dBmV,  $P_o$  = > lower gain setting

(1) 
$$T_{amb} = -40 \, ^{\circ}C$$

(2) 
$$T_{amb} = 25 \, ^{\circ}C$$

(3) 
$$T_{amb} = 85 \, ^{\circ}C$$

Figure 18. Second order harmonic level as a function of gain setting; typical values



 $V_{CC}$  = 5 V; decimal current setting = 3;  $T_{amb}$  = 25 °C;  $P_L$  per tone = 65 dBmV,  $P_i$  per tone = 28 dBmV; 1 MHz tone space; Fix  $P_i$  at 65 dBmV,  $P_o$  / tone = > lower gain setting

$$(1) f = 5 MHz$$

$$(2) f = 100 MHz$$

$$(3) f = 204 MHz$$

Figure 20. Third order intermodulation distortion as a function of gain setting; typical values



 $V_{CC}$  = 5 V; decimal current setting = 3;  $T_{amb}$  = 25 °C;  $P_L$  = 68 dBmV;  $P_i$  = 31 dBmV, Fix  $P_i$  at 68 dBmV,  $P_o$  = > lower gain setting

(1) 
$$T_{amb} = -40 \, ^{\circ}C$$

(2) 
$$T_{amb} = 25 \, ^{\circ}C$$

(3) 
$$T_{amb} = 85 \, ^{\circ}C$$

Figure 19. Third order harmonic level as a function of gain setting; typical values



 $V_{CC}$  = 5 V; decimal current setting = 3;  $T_{amb}$  = 25 °C;  $P_L$  per tone = 65 dBmV,  $P_i$  per tone = 28 dBmV; 1 MHz tone space; Fix  $P_i$  at 65 dBmV,  $P_o$  / tone = > lower gain setting

(1) 
$$T_{amb} = -40 \, ^{\circ}C$$

(2) 
$$T_{amb} = 25 \, ^{\circ}C$$

(3) 
$$T_{amb} = 85 \, ^{\circ}C$$

Figure 21. Third order intermodulation distortion as a function of temperature; typical values

### **DOCSIS 3.1 upstream amplifier**



OFDM input signal for ACLR measurement total bandwidth = 192 MHz exclusion band = 147.5 MHz all with a bandwidth of 9.6 MHz. Peak-to-average (PAR) ratio of the signal = 13 dB

Figure 22. Power Spectral Density of input signal used for ACLR measurements



V<sub>CC</sub> = 5 V; decimal current setting = 3 TMP SENS; DC current = 1 mA decimal gain setting = 63

#### Note:

For more thermal details, refer to the BGA3131 Thermal management guidelines AN11753 at www.nxp.com.

Figure 24. Thermal diode voltage as function of junction | Figure 25. DC-current as function of decimal gain temperature; typical values



V<sub>CC</sub> = 5 V; decimal current setting = 3; T<sub>amb</sub> = 25 °C Up to decimal gain setting = 60; P<sub>i</sub> = 31 dBmV At decimal gain settings = 61, 62, and 63; P<sub>o</sub> = 68 dBmV Input signal applied as listed in Figure 22

- (1)  $T_{amb} = -40 \, ^{\circ}C$
- (2)  $T_{amb} = 25 \, ^{\circ}C$
- (3)  $T_{amb} = 85 \, ^{\circ}C$

Figure 23. Adjacent channel leakage ratio as function of temperature; typical values



V<sub>CC</sub> = 5 V; decimal current setting = 3; T<sub>amb</sub> = 25 °C

- (1) total current; I<sub>CC1</sub> + I<sub>CC2</sub> + ICT
- (2) ICT; output balun center-tap current
- (3) I<sub>CC1</sub>; current through Pin 17 (V<sub>CC1</sub>)
- (4) I<sub>CC2</sub>; current through Pin 16 (V<sub>CC2</sub>)

setting; typical values

**DOCSIS 3.1 upstream amplifier** 

# 16 Package outline



BGA3131

**DOCSIS 3.1 upstream amplifier** 

# 16.1 Footprint and solder information

NXP recommends by default to apply the soldering and footprint guidelines as are released in POD SOT2013-2.



BGA3131

**DOCSIS 3.1 upstream amplifier** 

# 17 Handling information

# 17.1 Moisture sensitivity

Table 18. Moisture sensitivity level

| Test methodology | Class |
|------------------|-------|
| JESD-22-A113     | MSL1  |

**DOCSIS 3.1 upstream amplifier** 

## 17.2 ESD information

### CAUTION



This device is sensitive to ElectroStatic Discharge (ESD). Observe precautions for handling electrostatic sensitive devices.

Such precautions are described in the ANSI/ESD S20.20, IEC/ST 61340-5, JESD625-A or equivalent standards.

# 18 Abbreviations

### Table 19. Abbreviations

| Acronym | Description                                     |
|---------|-------------------------------------------------|
| ACLR    | adjacent channel leakage ratio                  |
| CATV    | community antenna television                    |
| CW      | continuous wave                                 |
| DOCSIS  | Data Over Cable Service Interface Specification |
| ESD     | electroStatic discharge                         |
| HVQFN   | heat sink very thin quad flat pack no leads     |
| OFDM    | orthogonal frequency division multiplexing      |
| PAPR    | peak-to-average power ratio                     |
| SMA     | subminiature version A                          |
| RoHS    | restriction of hazardous substances             |
| SMD     | surface-mounted device                          |
| TX      | transmission                                    |
| VGA     | variable gain amplifier                         |
| VoIP    | voice over Internet protocol                    |

# 19 Revision history

### Table 20. Revision history

| Document ID  | Release date    | Data sheet status                                | Change notice  | Supersedes  |  |  |  |
|--------------|-----------------|--------------------------------------------------|----------------|-------------|--|--|--|
| BGA3131 v.3  | 20210430        | Product data sheet                               | CIN 2021040571 | BGA3131 v.2 |  |  |  |
| modification | updated the Rev | updated the Revision history with the CIN number |                |             |  |  |  |
| BGA3131 v.3  | 20210301        | Product data sheet                               | CIN            | BGA3131 v.2 |  |  |  |

**DOCSIS 3.1 upstream amplifier** 

Table 20. Revision history...continued

| Document ID           | Release date                                                                                                                                                                                                                                                                           | Data sheet status                                                                                                                             | Change notice                                                                                                                    | Supersedes                                     |  |  |  |
|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|--|--|--|
| modification          | <ul> <li>corrected condition</li> <li>added condition</li> <li>aligned the inf α3H, and IMD3</li> <li>changed the T</li> <li>changed value</li> <li>added orderate</li> <li>added marking</li> <li>changed deconf. The value V<sub>CC</sub> lines</li> <li>aligned the line</li> </ul> | c <sub>case</sub> overall in the data sheet to<br>e of C8 in the application schen<br>ole part number                                         | d, and third harmonics benefits with the Char- c T <sub>amb</sub> natic to 56 nF  In the application sche at voltage behavior by | ematic from 10 nF to 56 using ferrite beads on |  |  |  |
| BGA3131 v.2           | 20201229                                                                                                                                                                                                                                                                               | Product data sheet                                                                                                                            | -                                                                                                                                | BGA3131 v.1                                    |  |  |  |
| modification          | overrules exist                                                                                                                                                                                                                                                                        | ting Product data sheet rev. 1 c                                                                                                              | of 13 May 2016                                                                                                                   |                                                |  |  |  |
| BGA3131 v.1           | 20160513                                                                                                                                                                                                                                                                               | Product data sheet                                                                                                                            |                                                                                                                                  | BGA3131 v.2                                    |  |  |  |
| modification          | _                                                                                                                                                                                                                                                                                      | <ul> <li>changed Preliminary Rev.2 to Product data sheet Rev.1</li> <li>corrected the data on α<sub>2H</sub>, α<sub>3H</sub>, IMD3</li> </ul> |                                                                                                                                  |                                                |  |  |  |
| 3GA3131 v.2           |                                                                                                                                                                                                                                                                                        | Preliminary data sheet                                                                                                                        |                                                                                                                                  | BGA3131 v.1                                    |  |  |  |
| Modification: From ob | jective to Preliminary da                                                                                                                                                                                                                                                              | ta sheet                                                                                                                                      | I                                                                                                                                |                                                |  |  |  |
|                       |                                                                                                                                                                                                                                                                                        |                                                                                                                                               |                                                                                                                                  |                                                |  |  |  |

**DOCSIS 3.1 upstream amplifier** 

# 20 Legal information

#### 20.1 Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions".
- The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="https://www.nxp.com">https://www.nxp.com</a>.

### 20.2 Definitions

**Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 20.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without

notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

Applications — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

BGA3131

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2021. All rights reserved

### **DOCSIS 3.1 upstream amplifier**

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications. In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

Security — Customer understands that all NXP products may be subject to unidentified or documented vulnerabilities. Customer is responsible for the design and operation of its applications and products throughout their lifecycles to reduce the effect of these vulnerabilities on customer's applications and products. Customer's responsibility also extends to other open and/or proprietary technologies supported by NXP products for use in customer's applications. NXP accepts no liability for any vulnerability. Customer should regularly check security updates from NXP and follow up appropriately. Customer shall select products with security features that best meet rules, regulations, and standards of the intended application and make the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP. NXP has a Product Security Incident Response Team (PSIRT) (reachable at PSIRT@nxp.com) that manages the investigation, reporting, and solution release to security vulnerabilities of NXP products.

#### 20.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

NXP — wordmark and logo are trademarks of NXP B.V.

# **DOCSIS 3.1 upstream amplifier**

# **Contents**

| 1       | General description              |      |
|---------|----------------------------------|------|
| 2       | Features and benefits            | 1    |
| 3       | Applications                     | 2    |
| 4       | Quick reference data             | 2    |
| 5       | Ordering information             | 3    |
| 6       | Marking code                     | 3    |
| 7       | Functional diagram               |      |
| 8       | Pinning information              |      |
| 8.1     | Pinning                          | 4    |
| 8.2     | Pin description                  | 4    |
| 9       | Functional description           | 5    |
| 9.1     | Logic programming                | 5    |
| 9.2     | Register settings                | 7    |
| 9.2.1   | Register address                 | 7    |
| 9.2.2   | Gain/attenuator setting          | 7    |
| 9.2.3   | Output stage current setting     | 7    |
| 9.2.4   | SPI Initialize register          | 8    |
| 9.2.4.1 | SPI Soft Reset                   | 8    |
| 9.2.4.2 | SPI 16-bit mode                  | 9    |
| 9.2.4.3 | SPI ascending address            | 9    |
| 9.2.4.4 | SPI LSB first                    | 10   |
| 9.3     | TX enable / TX disable           | 10   |
| 10      | Limiting values                  | 11   |
| 11      | Thermal characteristics          | 11   |
| 11.1    | Thermal compact model            | 12   |
| 12      | Static characteristics           | 13   |
| 13      | Dynamic characteristics          | 13   |
| 14      | Application information          | 15   |
| 14.1    | External components              | 15   |
| 15      | Graphics                         | 17   |
| 16      | Package outline                  | 20   |
| 16.1    | Footprint and solder information | 21   |
| 17      | Handling information             | 22   |
| 17.1    | Moisture sensitivity             |      |
| 17.2    | ESD information                  | . 23 |
| 18      | Abbreviations                    | . 23 |
| 19      | Revision history                 | 23   |
| 20      | Legal information                | 25   |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.