# Using the CodeTEST Probe with Freescale™ MPC8540 and MPC8560 Processors This document describes the requirements for connecting the CodeTEST Probe to the local bus of the MPC8540 and MPC8560 processors. ### **Purpose** This document supplements the *Setup and Installation Guide for the CodeTEST Probe*, which provides generic information on setting up, connecting, and configuring the CodeTEST Probe, and describes CodeTEST address and data port requirements, and bus and timing requirements. Use the information in this document to make the physical connection between the CodeTEST Probe and local bus of the MPC8540 and MPC8560 processors and to configure the Probe with the CodeTEST Manager. #### **Hardware Connections** The CodeTEST Probe supports targets with bus clocks up to 100 MHz with no wait states and 100-133 MHz with one wait state. The Probe supports 16- and 32-bit port sizes. You will need to identify data and address tag ports to be used for data transfers to the Probe. #### **Dedicated CodeTEST chip select** Use this connection method when a chip select is dedicated to the CodeTEST Probe. The chip select used for CodeTEST must be configured such that it meets the requirements of the Probe AS signal. The following connections are required: | Probe | Processor | Notes | | |-------|-----------|-------------------------------------------------------------------------------------------|--| | A31:5 | NC | Latched address bits not available externally. | | | A4:0 | LA27:31 | Note the bit-wise inversion of the bus. | | | D31:0 | LAD0:31 | Note the bit-wise inversion of the bus. | | | X15:0 | NC | | | | C0 | VCC | VCC – not required | | | C1 | LCLK0 | CLK – Any of the LCLK0:2 clocks can be used. | | | C2 | NC | DS | | | C3 | CSx* | AS - Connect to the chip select for the memory region in which the tag-ports are located. | | | C4 | HRESET* | RST2 | | | Probe | Processor | Notes | |-------|-----------|-------| | C5 | SRESET* | RST1 | | C6 | NC | CYC | | C7 | LBCTL | WS | #### Non-dedicated CodeTEST chip select Use this connection method when the chip select used for Probe is shared with other hardware. The LALE signal must be configured such that it meets the requirements of the Probe AS signal. The following connections are required: | Probe | Processor | Notes | | |-------|-----------|-------------------------------------------------------------------------------------------|--| | A31:0 | LAD0:31 | Note the bit-wise inversion of the bus. | | | D31:0 | NC | Not used with multiplexed bus. | | | X15:0 | NC | | | | C0 | VCC | VCC – not necessary | | | C1 | LCLK0 | CLK – Any of the LCLK0:2 clocks can be used. | | | C2 | CSx* | DS - Connect to the chip select for the memory region in which the tag-ports are located. | | | C3 | LALE | AS – See Note. | | | C4 | HRESET* | RST2 | | | C5 | SRESET* | RST1 | | | C6 | NC | CYC | | | C7 | LBCTL | WS | | **Note**: An ALE signal typically cannot be used as an address strobe (AS) because the address is not valid for the entire active portion of the ALE. In the case of the local bus of the MPC8540 and MPC8560, ALE is only active (high) when the address is valid on the bus. ## **Probe Configuration** This section identifies the settings you should use in the **Probe Config Utility** in the CodeTEST Manager when you configure the Probe. #### **Dedicated CodeTEST Chip Select** Use the Universal Probe type and select the following settings: | Field | Setting | Notes | |-------------------|-----------|--------------------------------------| | Port Address | | Enter address of the Probe tag port. | | Port Address Mask | 0xFFFFFFF | | | Extended Bus | 0x0 | | | Extended Bus Mask | 0xFFFF | | |--------------------------|-----------------|----------------------------------------------------------| | Bus Type | Non-multiplexed | | | Port Size | | Select appropriately for target hardware. | | Reset Configuration | Both | | | Strobe Configuration | 1 Strobe | | | Address Strobe Polarity | Low | | | Write Strobe Polarity | High | | | Bus Arbitration Polarity | Disabled | | | Endianess | Big | | | Word Swap | No | | | Frequency Range | | Set to the frequency range of the clock being monitored. | | Phase Shift | 0 | Adjust as necessary to obtain accurate data. | | Invert Clock | No | | | Routing Image | | Select appropriate routing image. | # Non-dedicated CodeTEST chip select Use the Universal Probe type and select the following settings: | Field | Setting | Notes | |--------------------------|-------------|----------------------------------------------------------| | Port Address | | Enter address of amc_ctrl_port. | | Port Address Mask | 0x00000000 | | | Extended Bus | 0x0 | | | Extended Bus Mask | 0xFFFF | | | Bus Type | Multiplexed | | | Port Size | | Select appropriately for target hardware. | | Reset Configuration | Both | | | Strobe Configuration | 2 Strobe | | | Address Strobe Polarity | High | | | Write Strobe Polarity | High | | | Bus Arbitration Polarity | Disabled | | | Endianess | Big | | | Word Swap | No | | | Frequency Range | | Set to the frequency range of the clock being monitored. | | Phase Shift | 0 | Adjust as necessary to obtain accurate data. | | Invert Clock | No | | |---------------|----|-----------------------------------| | Routing Image | | Select appropriate routing image. | #### Limitations Processors with bus frequencies over 100 MHz must use the Mictor-38 connection method and have at least two clock cycles per bus cycle. The Probe does not support the following memory activities: - Pipelined accesses: Multiple or overlapping address cycles in relation to the data portion of a bus cycle. - Burst accesses: The tag ports must be located in a non-burst memory region. - Misaligned accesses: The tag ports must be on 64-bit aligned memory locations. - Cache: The tag ports must be located in non-cached or cached write-through memory. - DRAM: The tag ports cannot be located in DRAM on processors with built-in DRAM controllers. - 8-bit ports: 8-bit ports are not correctly reconstructed into 32-bit tags.