Document Number: AN5231 Rev. 0, 06/2016 # Clock management and distribution in KL28 ### 1. Introduction This application note explains the clock architecture and clock distribution in KL28. Especially the two new clock related modules: - SCG (System Clock Generator) - PCC (Peripheral Clock Control) SCG provides a broad range of reference clocks with more accuracy than MCG/\_Lite, and more flexibility to work with different applications. With the help of the SCG, the core clock and peripherals clock can be routed from different clock sources. This means that the peripherals clock can be even faster than Core/Bus clock. The PCC provides peripheral clock control and configuration registers, such as clock multiplexors and clock dividers. Unlike the old clock gate and configuration in SIM module, the PCC module makes it easier to select the peripheral clock source and the software oriented design makes the code more compatible. ### **Contents** | 1. | Intro | duction | 1 | |----|-------|------------------------------------------|------| | 2. | Cloc | king Architecture | 2 | | 3. | | (System Clock Generator) | | | | 3.1. | SCG architecture | 3 | | | 3.2. | Difference between SCG and MCG/MCG_Lite | 5 | | 4. | PCC | (Peripheral Clock Control) | 6 | | 5. | SCC | Clock Mode Transitions | 8 | | | 5.1. | SCG valid clock mode | 8 | | | 5.2. | SCG clock mode transitions examples | 10 | | | 5.3. | SCG configuration in HSRUN and VLPR mode | 12 | | | 5.4. | Clock configuration in STOP mode | 14 | | 6. | Refe | rences | 14 | | 7. | Revi | sion History | . 14 | 2 ## 2. Clocking Architecture The heart of the clocking architecture is the System Clock Generator (SCG) module. The SCG controls four clock sources (SIRC, FIRC, SOSC, and SPLL) that can then be distributed to the main core platform, the memory modules, and the peripherals. The peripherals in general have two clocks, one being the peripheral interface clock which is used by the core/DMA to interface with the peripheral's registers, the second being the peripheral functional clock which is used for the main timing function of the peripheral (for instance it sources the baud rate for a serial communications peripheral, or is the input clock to the counter of a timer peripheral). The peripheral interface clock generally comes directly from the SCG to the peripheral. The second peripheral functional clock is selected via the Peripheral Clock Control (PCC) module. The SCG provides additional peripheral functional clocks with optional Dividers via the PCC module. #### **NOTE** - 1. All peripheral functional clocks are asynchronous clocks. - 2. The peripheral interface clock is also known as the bus clock for other devices with MCG/\_Lite. The following diagram shows the various clock sources and clock trees for KL28. Figure 1. KL28 High Level Clock Distribution In general, the DIVCORE\_CLK is the old Core/Platform Clock, and DIVSLOW\_CLK is the old Bus clock. Both the DIVCORE\_CLK and DIVSLOW\_CLK can act as peripheral interface clocks. The peripheral function clock is generally routed from <CLK\_SRC>DIV1 - <CLK\_SRC>DIV3\_CLK. CLK\_SRC is the SCG's clock source and can be selected by the PCC module. #### NOTE - 1. KL28 flash clock is sourced from the DIV\_SLOW clock. - 2. All peripherals except from the USB module use the <CLK\_SRC>DIV1 clock as their functional clock, the USB module uses <CLK\_SRC>DIV3 as its functional clock. *Table 1* describes the detail of clock definition in KL28: **Clock name** Run mode VLPR mode **HSRUN** mode Clock When can clock be clock frequency clock frequency clock frequency source disabled? DIVCORE CLK Up to 8 MHz SCG Up to 72 MHz Up to 96 MHz When both CPUs are in any stop modes except for Partial stop modes. DIVCORE CLK SCG DIVSLOW\_CLK Up to 24 MHz Up to 24 MHz When both CPUs are in Divide by 4 or any stop modes except more. for partial stop modes. SOSCDIV1 CLK, Up to 48 MHz Up to 48 MHz SCG MHz Up to 8 If not being used by any SOSCDIV3 CLK MHz peripheral and/or DIVCORE\_CLK or feeding the PLL PLL disabled SCG SPLLDIV1\_CLK, Up to 72 MHz Up To 96 MHz If not being used by SPLLDIV3\_CLK any peripheral and/or DIVCORE\_CLK FIRCDIV1 CLK, Up to 60 MHz FIRC is disabled Up to 60 MHz SCG If not being used by FIRCDIV3\_CLK any peripheral and/or DIVCORE\_CLK or feeding the PLL SIRCDIV1\_CLK, 8 MHz 8 MHz 8 MHz SCG If not being used by any SIRCDIV3\_CLK peripheral Table 1. Detailed Clock Summary ## 3. SCG (System Clock Generator) ### 3.1. SCG architecture The system clock generator (SCG) module provides the system clocks of the MCU. The SCG contains: - SOSC: output of the external oscillator (a crystal or externally applied clock input) - SIRC: output of the slow (8 MHz) internal RC oscillator - FIRC: output of the fast (48 MHZ) internal RC oscillator - SPLL: output of the PLL, which is sourced by either the SOSC reference clock or the FIRC #### SCG (System Clock Generator) The SCG can select either one of the four output clocks as the source for the MCU system clocks. It also has dividers that can divide the clock output for the DIVCORE/DIVSLOW and peripheral functional clock. The figure below shows the SCG module block diagram. Figure 2. System Clock Generator (SCG) block diagram # 3.2. Difference between SCG and MCG/MCG\_Lite *Table 2* shows the different features between the old MCG/Lite and SCG mode. Table 2. SCG vs. MCG/MCG\_Lite | Feature | SCG | MCG/Lite | Advantages | |-----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Internal Reference clock (IRC) frequency, accuracy and trimmable | SIRC=IRC8M: 2/8 MHz, 3 % temp drift FIRC=IRC48M: 48 – 60 MHz, 1 % temp drift, programmable range Both IRC user trimmable: SIRC - frequency can trim shift +/- 10 %; FIRC - trim accuracy: ~0.7 % or 0.04 % | IRC8M: 2/8 MHz, 3 % temp drift; IRC48M: fixed frequency, 1 % ~1.5 % temp drift; Both IRC are non-user trimmable | SCG provides broad range<br>of reference clock with<br>more accuracy than<br>MCG/_Lite, more flexible<br>to different applications | | Independent clock source<br>dividers able to be<br>disabled | All 4 clock sources have independent standardized dividers to PCC to generate independent peripheral functional clocks for different peripherals; and divider output can be disabled which can be used to gate a group of peripheral functional clocks. | IRC48M has no divider;<br>only IRC8M has 2 dividers,<br>each shared with multiple<br>peripherals, and divider<br>output cannot be disabled | Standardized divider makes SCG easy for coding; Independent clock source and divider makes it easy to change peripheral bit rate/frequency/duty cycle on the fly; | | Separate configuration register for each operating mode (RUN/VLPR/HSRUN) | Yes. SCG_RCCR/VCCR/HCCR | No. Only one set of MCG_Cn | With SCG, automatic clock configuration when mode switching (RUN/VLPR/HSRUN), no additional code effort for mode switch, user friendly feature. With MCG/Lite, need much code effort to do clock mode switch, not user friendly. | | Separate peripheral<br>functional clock from<br>peripheral interface<br>clock/bus clock | Yes. allows peripherals to operate either slower or faster than CPU platform; Allows different groups of peripherals to be clocked by different specific functional clocks, e.g. a group of low power peripherals to be clocked at lower frequency than high resolution timers/fast serial communication peripherals. | Yes, but does not allow<br>peripheral to operate faster<br>than CPU. Grouping<br>peripheral functional clock<br>need access each<br>peripheral register and/or<br>SIM control register | User friendly peripheral clock grouping with SCG plus PCC, simple for coding; Easy to reduce power consumption with peripheral clock grouping. | ## 4. PCC (Peripheral Clock Control) The Peripheral Clock Control module (PCC) provides peripheral clock control and configuration registers. The configuration including clock multiplexors select and clock dividers configuration. Unlike the old clock gate control method in SIM module, in PCC each peripheral has one identical clock option, which makes it easy for software or RTOS to manage all peripheral usage in real time, especially in multiple core platforms. In addition, the PCC can also provide the capability to check the peripheral exist and in-use status, which can be used for peripheral discovery. The figure below shows the PCC module functional diagram: Figure 3. Peripheral Clock Control (PCC) block diagram To enable and configure the module's interface and functional clock, you must carry out the following steps: - 1. Check the peripheral exists (optional), by checking the PR bit in corresponding PCC register. - 2. Check the peripheral bit is in-use (optional), if peripheral is in-use, software need to perform the correct action to stop peripheral module activity. - 3. Clear the CGC field to gate from the peripheral functional clock. - 4. Configure the PCS field to select correct peripheral functional clock. - 5. Set the CGC bit to 1 to enable the clock of the peripheral. #### Example: Enable the LPUART0 clock, functional clock source is FIRC: ``` /* make sure the LPUART transmit and receive activity are stopped */ /* ... */ PCC_LPUARTO &= ~PCC_CLKCFG_CGC_MASK; /* gate off LPUARTO */ PCC_LPUARTO = PCC_CLKCFG_PCS(3); /* select functional clock to be FIRC */ PCC_LPUARTO |= PCC_CLKCFG_CGC_MASK; /* enable clock */ ``` #### **NOTE** - 1. Not all PCC peripherals have the PCS field. - 2. The PCS field can only be written when the CGC bit is 0 (clock disabled). Likewise, if the INUSE flag is set, this field is locked. - 3. The peripheral interface clock can be either DIVSLOW\_CLK or DIVCORE\_CLK. See each peripherals PCC register in the reference manual for details. # 5. SCG Clock Mode Transitions ### 5.1. SCG valid clock mode The SCG clock mode switch is much easier than the old MCG module. The following figure shows the valid clock mode transitions supported by SCG. Figure 4. SCG clock mode transition *Table 3* defines each of the SCG clock modes shown in the previous figure: Table 3. SCG mode of operation | Mode | Description | |-------------------------|--------------------------------------------------------------------------------------------------| | Slow Internal Reference | Slow Internal Reference Clock (SIRC) mode is entered when all the following conditions | | Clock (SIRC) | occur: | | | RUN MODE: 0010 is written to RCCR[SCS]. | | | VLRUN MODE: 0010 is written to VCCR[SCS] and 1 is written to SIRCCSR[SIRCLPEN]. | | | HSRUN MODE: 0010 is written to HCCR[SCS]. | | | SIRCEN = 1 | | | SIRCVLD = 1 | | | In SIRC mode, SCSCLKOUT and system clocks are derived from the slow internal | | | reference clock. | | | Two frequency ranges are available for SIRC clock as described in the SIRCCFG[RANGE] | | | register Definition. Changes to SIRC range settings will be ignored when SIRC clock is enabled. | | Fast Internal Reference | Fast Internal Reference Clock (FIRC) mode is entered when all the following conditions | | Clock (FIRC) | occur: | | Clock (FINO) | RUN MODE: 0011 is written to RCCR[SCS]. | | | VLRUN MODE: Invalid mode. Programming SCG into FIRC mode will be ignored. | | | HSRUN MODE: 0011 is written to HCCR[SCS]. | | | FIRCEN = 1 | | | FIRCVLD = 1 | | | In FIRC mode, SCSCLKOUT and system clocks are derived from the fast internal | | | reference clock. | | | Two frequency range settings are available for FIRC clock as described in the | | | FIRC[RANGE] | | | Register definition. Changes to FIRC range settings will be ignored when FIRC clock is | | | enabled. | | System Oscillator Clock | System Oscillator Clock (SOSC) mode is entered when all the following conditions occur: | | (SOSC) | RUN MODE: 0001 is written to RCCR[SCS]. | | | VLRUN MODE: 0001 is written to VCCR[SCS]. | | | HSRUN MODE: 0001 is written to HCCR[SCS]. | | | SOSCEN = 1 | | | SOSCVLD = 1 | | | In SOSC mode, SCSCLKOUT and system clocks are derived from the external System | | | Oscillator | | | Clock (SOSC). Sys PLL (SPLL) Sys PLL (SPLL) mode | | Sys PLL (SPLL) | Sys PLL (SPLL) mode is entered when all the following conditions occur: | | Oys i EE (Oi EE) | RUN MODE: 0110 is written to RCCR[SCS]. | | | VLRUN MODE: Invalid mode. Programming SCG into SPLL mode will be ignored. | | | HSRUN MODE: 0110 is written to HCCR[SCS]. | | | SPLLEN = 1 | | | SPLLVLD = 1 | | | In SPLL mode, the SCSCLKOUT and system clocks are derived from the output of PLL | | | which is controlled by either the System Oscillator (SOSC) clock or the Fast internal | | | reference clock (FIRC). | | | The selected PLL clock frequency locks to a multiplication factor, as specified by its | | | corresponding VDIV, times the selected PLL reference frequency. The PLL's | | | programmable reference divider must be configured to produce a valid PLL reference | | | clock. The SPLL input clock should be at range | | | 8M-16 MHz. | ### 5.2. SCG clock mode transitions examples Example 1: Switching to SIRC mode (system power mode = RUN, SIRC output = 8M): ``` #define SCG_SIRC 2 uint32_t tmp; SCG->SIRCCSR |= SCG_SIRCCSR_SIRCEN_MASK; /* enable SIRC */ while(0 == (SCG->SIRCCSR & SCG_SIRCCSR_SIRCVLD_MASK)); /* wait until ready and stable */ tmp = SCG->RCCR; tmp &= ~SCG_RCCR_SCS_MASK; tmp |= SCG_RCCR_SCS(SCG_SIRC); SCG->RCCR = tmp; While (SCG_SIRC != ((SCG_CSR_SCS_MASK & SCG_CSR) >> SCG_CSR_SCS_SHIFT)); /* wait for system mode switch */ ``` #### **NOTE** RCCR can only be written using a 32-bit write. ### Example 2: Switching to FIRC mode (system power mode = RUN, FIRC output = 48M): 11 # Example 3: Switching to SOSC mode (system power mode = RUN, external reference clock = 8M, SOSC output = 8 MHz): ``` #define SCG_SOSC 1 uint32_t tmp; SCG->SOSCCFG &= ~SCG_SOSCCFG_RANGE_MASK; SCG->SOSCCFG |= SCG_SOSCCFG_RANGE(2) | SCG_SOSCCFG_EREFS_MASK; SCG->SOSCCSR |= SCG_SOSCCSR_SOSCEN_MASK; /* enable SOSC */ while(0 == (SCG->SOSCCSR & SCG_SOSCCSR_SOSCVLD_MASK)); /* wait until ready and stable */ tmp = SCG->RCCR; tmp &= ~SCG_RCCR_SCS_MASK; tmp |= SCG_RCCR_SCS_MASK; tmp |= SCG_RCCR_SCS(SCG_SOSC); SCG->RCCR = tmp; While (SCG_SOSC != ((SCG_CSR_SCS_MASK & SCG_CSR) >> SCG_CSR_SCS_SHIFT)); /* wait for system mode switch */ ``` # Example 4: Switching to SPLL mode (system power mode = RUN, SPLL source is FIRC, SPLL output = 72M): ``` #define SCG_SPLL 6 /* make sure FIRC is functional */ /* ... */ /* SPLL source = FIRC, mult=2, prediv=6, SPLL output = 48/(6)*18/2 = 72M */ SCG->SPLLCFG = SCG_SPLLCFG_SOURCE(1) | SCG_SPLLCFG_MULT(2) |SCG_SPLLCFG_PREDIV(5); SCG->SPLLCSR |= SCG_SPLLCSR_SPLLEN; /* enable SPLL */ while(0 == (SCG->SPLLCSR & SCG_SPLLCSR_SPLLVLD_MASK)); /* wait for ready */ tmp = SCG->RCCR; tmp &= ~SCG_RCCR_SCS_MASK; tmp |= SCG_RCCR_SCS_MASK; tmp |= SCG_RCCR_SCS(SCG_SPLL); SCG->RCCR = tmp; While (SCG_SPLL != ((SCG_CSR_SCS_MASK & SCG_CSR) >> SCG_CSR_SCS_SHIFT)); /* wait for system mode switch */ ``` Clock management and distribution in KL28, Application Note, Rev. 0, 06/2016 12 #### **NOTE** - 1. The input range of SPLL is 8 32 MHz - 2. SPLL has an output divider (/2) inside by default. So the final SPLL output = ((input clock / preDiv) \* mult) / 2 Example 5: Switching to SPLL mode (system power mode = RUN, SPLL source is SOSC, SOSC = 8 MHz, SPLL output = 72M): ``` #define SCG_SPLL 6 #define SCG_SOSC 1 /* make sure SOSC is enabled and functional */ /* ... */ /* SPLL source = SOSC, mult=2, prediv=1, SPLL output = 8/(1)*18/2 = 72M */ SCG->SPLLCFG = SCG_SPLLCFG_SOURCE(0) | SCG_SPLLCFG_MULT(2) |SCG_SPLLCFG_PREDIV(0); SCG->SPLLCSR |= SCG_SPLLCSR_SPLLEN; /* enable SPLL */ while(0 == (SCG->SPLLCSR & SCG_SPLLCSR_SPLLVLD_MASK)); /* wait for ready */ tmp = SCG->RCCR; tmp &= ~SCG_RCCR_SCS_MASK; tmp |= SCG_RCCR_SCS(SCG_SPLL); SCG->RCCR = tmp; While (SCG_SPLL != ((SCG_CSR_SCS_MASK & SCG_CSR) >> SCG_CSR_SCS_SHIFT)); /* wait for system mode switch */ ``` ### 5.3. SCG configuration in HSRUN and VLPR mode Configuring SCG for HSRUN and VLPR is just as easy as in RUN mode. However the user needs to pay attention to the clock limitation, as explained in *Table 4*: Clock Mode Available SCG Source Clock Limitation HSRUN SOSC, SPLL SIRC, FIRC DIVCORE 96 MHz max DIVSLOW 24 MHz max VLPR SOSC, SIRC DIVCORE 8 MHz max DIVSLOW 1 MHz max DIVSLOW 1 MHz max DIVSLOW 1 MHz max Table 4. Clock limitations SCG has a separate clock control register for RUN/HSRUN/VLPR mode; making it easier for the user to switch between those modes. To enter HSRUN/VLPR, perform the following steps: - 1. Configure the SCG clock source as per the normal RUN mode - 2. Configure the SCG's RCCR/VCCR/HCCR according to the mode that you want to enter - 3. Configure the System Mode Controller (SMC) to enter the specific RUN mode - 4. Read SMC->PMSTAT register to check the current system mode Example: Switching to SPLL mode (system power mode = HSRUN, SPLL source is SOSC, SOSC = 8 MHz, SPLL output = 96M, while LPUART functional clock is SOSC): ``` #define SCG SPLL 6 #define SCG_SOSC 1 /* make sure SOSC is enabled and functional */ /* ... */ /* SPLL source = SOSC, mult=8, prediv=1, SPLL output = 8/(1)*24/2 = 96M */ SCG->SPLLCFG = SCG SPLLCFG SOURCE(0) | SCG SPLLCFG MULT(8) |SCG_SPLLCFG_PREDIV(0); SCG->SPLLCSR |= SCG SPLLCSR SPLLEN; /* enable SPLL */ while(0 == (SCG->SPLLCSR & SCG_SPLLCSR_SPLLVLD_MASK)); /* wait for ready */ tmp = SCG->HCCR; tmp &= ~SCG HCCR SCS MASK; tmp |= SCG_HCCR_SCS(SCG_SPLL); SCG->HCCR = tmp; While (SCG SPLL != ((SCG CSR SCS MASK & SCG CSR) >> SCG CSR SCS SHIFT)); /* wait for system mode switch */ /* enter HSRUN */ SMC->PMPROT |= SMC PMPROT AHSRUN MASK; SMC->PMCTRL |= SMC PMCTRL RUNM(3); while((SMC->PMSTAT & 0x80) == 0); /* set LPUART source to be SOSC */ PCC LPUARTO &= ~PCC CLKCFG CGC MASK; PCC LPUARTO = PCC CLKCFG PCS (SCG SOSC); PCC_LPUART0 |= PCC_CLKCFG_CGC_MASK; ``` Clock management and distribution in KL28, Application Note, Rev. 0, 06/2016 ### 5.4. Clock configuration in STOP mode Many clock sources in SCG mode can be functional in various STOP modes. Each clock source has a stop enable bit in their control register, *Table 5* details each clock's behavior in STOP mode. Table 5. Different clock source supported in STOP mode | Modules | STOP | VLPS | LLSx | VLLSx | |---------|-------------------------------------|--------------------------|---------------------|---------------------| | SCG | SOSC SIRC FIRC SPLL can be enabled. | SOSC SIRC can be enabled | SOSC can be enabled | SOSC can be enabled | *Table 6* describes how to enable each clock source in STOP mode. Table 6. How to enable clock in STOP mode | SCG clock source | How to enable clock in STOP mode | | | |------------------|------------------------------------------------------------|--|--| | SIRC | SIRCCLK is available in Normal Stop and VLPS mode when | | | | | all the following conditions become | | | | | true: | | | | | SIRCCSR[SIRCEN] = 1 | | | | | SIRCCSR[SIRCSTEN] = 1 | | | | | SIRCCSR[SIRCLPEN] = 1 in VLPS | | | | FIRC | FIRCCLK is available only in Normal Stop mode when all the | | | | | following conditions become true: | | | | | FIRCCSR[FIRCEN] = 1 | | | | | FIRCCSR[FIRCSTEN] = 1 | | | | SOSC | SOSCLK is available in following low power stop modes | | | | | (Normal Stop, VLPS, LLS) when all the | | | | | Below conditions are true. In VLLS stop mode, SOSCLK is | | | | | disabled. | | | | | SOSCCSR[SOSCEN] = 1 | | | | | SOSCCSR[SOSCSTEN] = 1 | | | | | SOSCCSR[SOSCLPEN] = 1 (required only for Low Power | | | | | Stop modes (VLPS and LLS) | | | | SPLL | SPLLCLK is available in Normal Stop mode when all the | | | | | following conditions are true: | | | | | SPLLCSR[SPLLEN] = 1 | | | | | SPLLCSR[SPLLSTEN] = 1 | | | # 6. References The following references are available on <a href="mailto:nxp.com">nxp.com</a>: - KL28 Reference Manual - KL28 Data Sheet # 7. Revision History Table 7. Revision history | Revision number | Date | Substantive changes | |-----------------|---------|---------------------| | 0 | 06/2016 | Initial release | How to Reach Us: Home Page: nxp.com Web Support: nxp.com/support Information in this document is provided solely to enable system and software implementers to use NXP products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. NXP reserves the right to make changes without further notice to any products herein. NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in NXP data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address: nxp.com/SalesTermsandConditions. NXP, the NXP logo, NXP SECURE CONNECTIONS FOR A SMARTER WORLD, Freescale, the Freescale logo, and Kinetis are trademarks of NXP B.V. All other product or service names are the property of their respective owners. ARM, the ARM powered logo, and Cortex are registered trademarks of ARM Limited (or its subsidiaries) in the EU and/or elsewhere. All rights reserved. © 2016 NXP B.V. Document Number: AN5231 Rev. 0 06/2016