#### **Application Note** AN2398/D Rev. 0, 1/2003 In-Circuit Programming of FLASH Memory via the Universal Serial Bus for the MC68HC908JB8 By Derek Lau Applications Engineering Microcontroller Division Hong Kong This application note describes a method of in-circuit programming of FLASH memory via the Universal Serial Bus for the MC68HC908JB8. For detailed specification on MC68HC908JB8 device, please refer to the data sheet; Freescale order number: MC68HC908JB8/D. #### INTRODUCTION The Freescale MC68HC908JB8 (hereafter referred as JB8) is a member of the HC08 Family of microcontrollers (MCUs). The features of the JB8 include a Universal Serial Bus (USB) interface, which makes this MCU suited for personal computer Human Interface Devices (HID), such as mice and keyboards. On the JB8, 8k-bytes of FLASH memory is allocated for the user code, with an additional 16-bytes for user defined reset and interrupt vectors. A high voltage supply is not required by the JB8 for FLASH program or erase operations; as it is generated by an internal charge-pump. In-circuit programming (ICP) is a process by which the device is programmed or erased with the device on the final circuit board — the *target system*. This allows the *user code* to be changed without having to remove the device off the target system for reprogramming; simplifying user code changes during product development, last minute changes during production, and code upgrades after the product is sold. The following sections in this application note describes a method of implementing ICP using the USB as the communication link between host (PC) and HID. #### **OVERVIEW AND MEMORY USAGE** To use the USB interface as a communications link for ICP, the user code in the JB8 must be modified to recognize some pre-defined USB commands for ICP. Since the FLASH memory cannot be erased by code running in the same area as it is being erased, the code must be loaded into RAM and executed from RAM. The RAM size of 256-bytes in the JB8 is limited for the ICP scheme described. Therefore, the following ICP method uses code that is preprogrammed in an area of the JB8 memory. The user code is programmed to the remainder of the FLASH memory and block erase routines are used to erase the user code. The JB8 must be initially programming with the ICP code in place, before it is soldered onto the printed circuit board. **Figure 1** shows the FLASH memory usage for the JB8 ICP scheme. Figure 1. FLASH Memory Usage for ICP From Figure 1, the user block ranges from \$DC00 to \$FBFF, and the user vectors block ranges from \$FFF0 to \$FFFF. For this ICP scheme, the ICP code, from \$F800 to \$FBFF; and the user FLASH vectors do not get reprogrammed in an ICP operation. These two blocks are programmed before the JB8 is soldered onto the PCB. An ICP operation erases and programs the FLASH memory from \$DC00 to \$F7FF (the shaded area shown in Figure 1). AN2398/D OVERVIEW AND MEMORY USAGE #### **Vector Redirecting** Since the ICP scheme erases and reprograms the user code only, mass erase operation cannot be used. This means the user code is erased using multiple block erase operations. And because mass erase is not used, the user FLASH vectors cannot be erased during ICP (a fail-save mechanism allows only mass erase operation to erase the user FLASH vectors). Since the user FLASH vectors are now fixed, these must be re-directed to the proper addresses for the interrupt service subroutines in the user code. This is achieved using "pseudo" vectors, which are 3-byte vectors containing a JMP instruction and the absolute address to the actual interrupt service subroutines in the user program. **Figure 2** shows how the vectors are re-directed. The only vector that is not re-directed is the reset vector. The reset vector always points to \$F800 — the start of the ICP code. Figure 2. Vector Redirecting **Table 1** lists interrupt vector addresses and the pseudo vector addresses for redirecting. ## **Table 1. Vector Addresses** | Vector Address | Pseudo Vector Address | Interrupt | |-----------------|-----------------------------|--------------------| | \$FFF0 : \$FFF1 | \$F7F3: \$F7F4 | Keyboard Interrupt | | \$FFF2:\$FFF3 | \$F7F6: \$F7F7 TIM Overflow | | | \$FFF4 : \$FFF5 | \$F7F9 : \$F7FA | TIM Channel 1 | | \$FFF6 : \$FFF7 | Aw : Aw+1 <sup>(1)</sup> | TIM Channel 0 | | \$FFF8 : \$FFF9 | Ax : Ax+1 <sup>(1)</sup> | IRQ | | \$FFFA: \$FFFB | Ay : Ay+1 <sup>(1)</sup> | USB | | \$FFFC:\$FFFD | Az : Az+1 <sup>(1)</sup> | SWI | | \$FFFE:\$FFFF | \$F7FC : \$F7FD | Reset | <sup>1.</sup> The addresses of these pseudo vectors are selected randomly for security reasons. See the following section on security against unauthorized access. #### Security Against Unauthorized Access The contents of the 8 bytes, \$FFF6 to \$FFFD, are used as a passcode for entry into JB8's monitor mode, where the monitoring software can have full access of the device FLASH memory, and thus allowing code dumps. Normally, this 8-byte passcode is virtually impossible to guess, as the starting address of these interrupt service routines are buried inside the user code. If all eight pseudo vectors were fixed locations, say in an array from \$F7E6 to \$F7FD (3 bytes each), it would be quite easy to guess the 8-byte passcode. One way to make the guessing harder is to alter the sequence of the pseudo vectors in the array. The guessing is made even harder by shifting the array by one or two addresses, or by inserting blank slots in the array. The entire array can even be anywhere within the user code. The scheme implemented here is by embedding the critical 8 bytes randomly in the user code (the addresses Aw, Ax, Ay, and Az in Table 1). ### Protection Against Power Failure During ICP The ICP scheme must be designed to take into account of possible power failure during an ICP routine in progress. The command handler must be able to recover and complete the ICP routine. The ICP\_FLAG word used for this purpose. #### The ICP\_FLAG After reset, the ICP\_FLAG word is read to determine whether the JB8 should enter normal operating mode or ICP mode. This word is at \$F7FE, and is at the last two bytes in the user code area. This use of the ICP\_FLAG is explained in the subsequent sections. AN2398/D THE ICP PROCEDURE #### THE ICP PROCEDURE Using the ICP scheme, assuming the HID is a keyboard, the following would be the procedure for reprogramming the JB8 user code: - With the keyboard plugged to a PC, the user initiates an ICP event by launching a program on the PC. This program clears the ICP\_FLAG word to zero in the JB8. - 2. User unplugs and replugs the USB connector. - 3. After replugging, the JB8 detects that ICP\_FLAG word is not a checksum and continues to run the ICP code. The PC detects the keyboard is in ICP mode, ready for firmware upgrade. - 4. User launches a firmware upgrade program on the PC. (A separate keyboard must be used for this, since the keyboard in question is in ICP mode.) - 5. To prevent unauthorized access, the PC program asks for the 8-byte security passcode. - 6. Once pass security, the user is allowed to erase and program the user code in the JB8. - 7. After user code upgrade, the final step is to program the ICP\_FLAG word checksum. - 8. User unplugs and replugs the USB connector. - 9. After replugging, the JB8 detects that ICP\_FLAG word is a checksum, and continues to run the user code the normal operating mode. ### **USING THE ICP CODE** This section describes the ICP code listing in the APPENDIX: Code Listing. After a reset, the value in the reset vector \$FFFE:\$FFFF points to \$F800, the start of the ICP program. Once initialization has completed, the ICP code checks for conditions for entry into normal mode (the user code) or ICP mode (the ICP code). JB8 will enter ICP mode when: - The high byte of the pseudo reset vector (\$FF7C) is invalid; i.e. it is not in range of the user FLASH area (\$DC to \$F7); or - The ICP\_FLAG word is not a checksum. If neither of the two conditions is true, then JB8 enters normal operating mode. Figure 3 shows the flow of the ICP code. Figure 3. ICP Program Flow Table 1 shows the mode entry conditions. **Table 2. Entry Conditions** | Content of \$FF7D | ICP_FLAG | Mode | |-------------------|--------------|-----------| | Not \$DC to \$F7 | Don't care | ICP mode. | | Don't care | Not checksum | ici mode. | | \$DC to \$F7 | \$01 | User mode | When the JB8 is programmed only with the ICP code in place, the high byte of the pseudo reset vector at \$F7FE equals \$FF. This will cause the ICP code to continue to run in ICP mode. The user code can be programmed using the ICP functions. AN2398/D USING THE ICP CODE After the user code is programmed, the high byte of the pseudo reset vector is in the valid range (between \$DC and \$F7) and the ICP\_FLAG word is programmed with the checksum (checksum cannot be \$0000). After an unplug and replug, the ICP code jumps to the user code for normal operation. There are two ways for the JB8 to re-enter ICP mode: - Program the ICP\_FLAG word to \$0000; or - Pull PTA0 pin to logic 0. The user code may include a specific command to program the ICP\_FLAG. Once the ICP\_FLAG is programmed with zero, the JB8 enters ICP mode when the device is re-plugged. The ICP code supports limited USB standard requests as listed below: - Get Descriptor - Get Status - Set Address - Set Configuration - Clear Feature It has defined some vendor-specific requests as below: **Table 3. Vendor-Specific Requests** | Command | BmRequest<br>Type | bRequest | wValue | windex | wLength | Data | |-------------|-------------------|----------|------------------|----------------|----------------|--------| | Program Row | \$40 | \$81 | Start<br>Address | End<br>Address | Data<br>Length | Data | | Erase Block | \$40 | \$82 | Start<br>Address | End<br>Address | \$00 | \$00 | | Verify Row | \$40 | \$87 | Start<br>Address | End<br>Address | Data<br>Length | \$00 | | Get Result | \$C0 | \$8F | Start<br>Address | End<br>Address | \$01 | Result | The above vendor-specific requests provide the necessary commands to erase, program, and verify the user FLASH area. One byte result will be returned duration the Get\_Status command. The result indicates whether the last commands of Program\_Row, Erase\_Block or Verify\_Row is successful. - Success if result is \$01 - Failure if result is \$04 AN2398/D #### **Programming the** ICP FLAG Since the JB8 is designed for HID applications, it is better to use the HID command to program the ICP\_FLAG (Set\_ICP\_Flag) so that no extra driver is needed. One example is to use the HID Set\_Feature report with 8 bytes of data as shown in **Table 4** to perform this function. The result is acknowledged by using the HID Get Feature report of 8 bytes of data (Get Ack), but only one byte is used. **Table 4. Feature Report Data** | Byte 1 | Byte 2 | Byte 3 | Byte 4 | Byte 5 | Byte 6 | Byte 7 | Byte 8 | |--------|--------|--------|--------|--------|--------|--------|--------| | Data 1 | Data 2 | Data 3 | Data 4 | Data 5 | Data 6 | Data 7 | Data 8 | The 8 bytes of data (Data 1 to Data 8) used in Set\_ICP\_Flag is for security reasons. The command is valid only if the 8 bytes of data match the specific 8 bytes of stored in the JB8. One example is the 8 bytes of data at JB8's \$FFE6 to \$FFED. After receiving the Set\_ICP\_Flag command with valid data the ICP\_FLAG will be programmed to zero. The acknowledgment is returned through data 1 of the Get Feature report. Where: - Success if acknowledgment is \$00 - Fail if acknowledgment is \$01 #### **Command Example** #### Set\_ICP\_Flag: | Commands | Data | Comment | |-------------------------|----------------------------------------------------------------------------|--------------------------------------------------------------------------------------| | Set Report<br>(Feature) | SETUP [21, 09, 00, 03, 01, 00, 08, 00] DATA0 [XX, XX, XX, XX, XX, XX, XX] | Host sends out Set Report<br>(Feature)<br>Host sends out 8 bytes of<br>specific data | #### Get Ack: | Commands | Data | Comment | |-------------------------|--------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------| | Get Report<br>(Feature) | SETUP [A1, 09, 00, 03, 02, 00, 08, 00] DATA0 [00, XX, XX, XX, XX, XX, XX, XX] | Host sends out Get Report (Feature) Host sends out 8 bytes of specific data with data1 = \$00 | AN2398/D DEMO 1: Installing The USB ICP Driver Putting data \$00 to \$3F to the FLASH location \$DE00 to \$DE3F: | Commands | Data | Comment | |----------------|---------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------| | Erase Block | SETUP [40, 82, 00, DE, FF, DF, 40, 00] | Erase a Block of<br>\$DE00 - \$DFFF | | Get Result | SETUP [C0, 8F, 00, 00, 00, 00, 01, 00]<br>DATA0 [01] | Host sends out Get_Result Device returns result success | | Program<br>Row | SETUP [40, 81, 00, DE, 3F, DE, 40, 00]<br>DATA0 [00, 01, 02, 03, 04, 05, 06, 07]<br>DATA1 [08, 09, 0A, 0B, 0C, 0D, 0E, 0F]<br>: | Host sends out<br>Program_Row | | | DATA1 [38, 39, 3A, 3B, 3C, 3D, 3E, 3F] | Host sends out 64 byte data of \$00 to \$3F | | Get Result | SETUP [C0, 8F, 00, 00, 00, 00, 01, 00]<br>DATA0 [01] | Host sends out Get_Result Device returns result success | ### **DEMO 1: Installing The USB ICP Driver** The USBICP.EXE program requests the USBICP.SYS driver. Below shows the procedure for installation. - 1. Plug in device with ICP program inside. - 2. Click Next when the Add New Hardware Wizard window appears. 3. Select Seach for the best driver for your device and then click Next. 4. Specify the directory containing the USBICP. INF file and then click Next. 5. Use the driver for JB8 Freescale IP Device and then click Next. - 6. Click Next. - 7. Locate the directory containing the USBICP. SYS driver if you are told to do so. - 8. Finished. ### **DEMO 2: Running USBICP** Open USBICP. EXE and select the parametric file JB8ICP END. IMP. USBICP program window appears. - 2. Erase FLASH and then do Blank Check (skip for first time programming, i.e. FLASH user area is blank). - 3. Select the file to be programed (e.g.: JB8-USB.SX) 4. Select Program device and then select Verify. AN2398/D DEMO 3: Running SETICP.EXE ### **DEMO 3: Running SETICP.EXE** 1. Run FreescaleHID.exe. 2. Select SetICP (kbd, mse) (change Vendor ID and Product ID if necessary). - 3. Change ICP security code if necessary and then click OK. - 4. Unplug and replug to cause the device to enter ICP mode. ### **FURTHER INFORMATION** *MC68HC908JB8 Technical Data*, Freescale document number: MC68HC908JB8/D. AN2398/D APPENDIX: Code Listing ### APPENDIX: Code Listing ``` ;* Copyright (c) 2002 ;* File Name: JB8 ICP.ASM ;* Purpose: JB8_ICP is a pre-loaded firmware that allows user to do ; * the firmware upgrade through the USB interface ; * ;* Assembler: CodeWarrior ;* Version: 2.1 ;* ;* Description: See below. ;* ;* Author: First release date: Location: ;* Current Release Level: 1st released version ; * ;* Last Edit Date: 2002.10.10 ; * ;* UPDATE HISTORY: Rev YY/MM/DD Author Description of Change _____ _____ ______ ; * 0.1 00/03/17 Bruce Ding LD64 2nd silicon Monitor Code ;* Keny Chen 0.2 01/05/02 Bruce Ding Changed for 908JB16 ; * Alu Lin Removed check valid address; ; * Removed Read_block routine; Derek Lau ; * Added Option to disable USB ICP ;* and serial monitor mode. ; * 02/10/10 Derek Lau Modified for JB8. ``` ;\* Freescale reserves the right to make changes without further notice to any ;\* product herein to improve reliability, function, or design. Freescale ;\* does not assume any liability arising out of the application or ;\* use of any product, circuit, or software described herein; neither does ;\* it convey any license under its patent rights nor the rights of others. ;\* Freescale products are not designed, intended, or authorized for use ; $\star$ as components in systems intended for surgical implant into the body, or ;\* other applications intended to support life, or for any other application ; $\star$ in which the failure of the Freescale product could create a situation ;\* where personal injury or death may occur. Should Buyer purchase or use ;\* Freescale products for any such intended or unauthorized application, ;\* Buyer shall indemnify and hold Freescale and its officers, employees, ;\* subsidiaries, affiliates, and distributors harmless against all claims, ;\* costs, damages, and expenses, and reasonable attorney fees arising out of, ;\* directly or indirectly, any claim of personal injury or death ;\* associated with such unintended or unauthorized use, even if such ;\* claim alleges that Freescale was negligent regarding the design or ;\* manufacture of the part. Freescale and the Freescale logo are registered ;\* trademarks of Freescale Semiconductor, Inc. ``` ;* Parameter Equates include "jb8-eqs.h" ; jb8 registers definitions include "macro8-asm.h" ; 08 CPU macro $40 ICP_BUF_SIZE equ ; maximum buffer size Variables Definition ; * ********* ORG RAM_BEG+8 ICP_RAM_BEG: V_ChkSumH equ V_CtrByte ds b_MASSBIT equ V_CPUSpeed ds V_LAddr ds ; checksum high byte 1 ; control byte for erase ; mass erase bit in FLCR 6 1 ; CPU speed = CPU bus x ext{ 4} ; last address for programming Q_RAM_Blk_Erase equ ; block erase program in RAM Q_Work_Buf equ * Q_ICP_Buf ds ICP_BUF_SIZE ; data buffer for Control Pipe ; 64 byte buffer UICP_RAM_BEGIN: ;* ----- Q_Setup_Buf equ * VI_bmReqType ds 1 ; Characteristic of Request b_Rcpt0 equ ; Recipient=$00 Device 0 b_Rcpt1 equ 1 ; =$01 Interface ; =$02 Endpoint b_Rcpt2 2 equ ; =$03 Other b_Rcpt3 3 equ b_Rcpt4 equ ; =$04-31 <reserved> equ equ b Type0 ; Req. Type=0 Standard ; =1 Class b_Type1 ; =2 Vendor ; =3 <reserved> VI_bRequest ds 1 ; Request Code ;* ----- V_wValue_L ds 1 V_wValue_H ds 1 ; Value Field for the request V_wIndex_L ds V_wIndex_H ds 1 ; Index Field for the request V wLength L ds ; no. of bytes in Data Stage V_wLength_H ds ;* ----- V_Transaction ds ;0:IDLE 1:SETUP 2:OUT 3:IN ; content definition TRF_IDLE equ 0 TRF_SETUP equ TRF_OUT equ TRF_IN equ 1 2 3 ``` AN2398/D APPENDIX: Code Listing ``` V UDR Size ds V_Config_Value ds ;* ----- V_TRF_Status ds b ADDR SET equ 0 b_WAIT_ADDR equ 1 b_ST_WAIT 2 equ b_ST_TYPE 3 equ b_OUT_DONE equ equ $01 ; 1:device address is assigned equ $02 ; 1:ADDR_request is waiting for status stage equ $04 ; 1:status_stage is waiting ADDR BIT ADDR WAIT STATUS_WAIT equ $08 ; 1:IN status stage equ $10 ; 1:OUT data stage is done::usb_proc() STATUS_TYPE DO_USBOUT ;*----- ;usb_status V_Rx_Cnt ds V_Tx_Cnt ds V_Rx_Ptr ds 1 1 V_Rx_Ptr ds V_Tx_Ptr ds V_UDR_Ptr ds 1 ;* ----- V_Toggle_Buf ds 1 SEQ_MASK equ b_SEQ_BIT equ $80 7 ;* ===== Variables for ICP ================================== V_ICP_CMMD ds 1 b_PROG_Set equ b_Erase_Set equ 0 1 b_Mass_Erase equ 2 b_Read_Set equ 3 b_Verify_Set equ b_Do_Read equ b_Data_OK equ ;* ----- V_ICP_Status ds 1 b_Ready equ 0 b_Busy equ 1 b Fail ;* --- [RAM Routine] copy content of VD_Opd1[x] to VD_Opd2 --- ;* -- called in GET_DESC() -- ; equivalent to : lda <VD_Opd1_H:L>,x sta <VD_Opd2 H:L>,X rts D LONG LDAX ; <for Device Command Handler> VI LDA ds 1 ; Opcode of LDA(16-bit Idx) = $D6 VI_Opd1_H ds 1 ; Offset(High byte) VI_Opd1_L ds 1 ; Offset(Low byte) VI STA ds 1 ; Opcode of STA(direct) = $D7 VI Opd2 H 1 ; Offset (High) VI_Opd2_L ; Offset(Low) ds 1 VI RTS ds ; Opcode of RTS = $81 1 Var_End equ ``` ``` parameters to pass into ICP subroutine START ADD equ V_Start_Add_H ds ; MSB FLASH start address V_Start_Add_L ds ; LSB FLASH start address END_ADD equ V_End_Add_H ds ; MSB FLASH ending address V End Add L ; MSB FLASH ending address MONITOR_VERIFY equ $FC03 MONITOR_PROGRAM equ $FC09 ; Monitor routine for verify ; Monitor routine for programming V Source ds V_Destination ds UICP_RAM_END equ ;*----- UICP_RAM_SIZE equ UICP_RAM_END-UICP_RAM_BEGIN ;*********************************** ; * CONSTANT DEFINITION NUM_BLK equ !16 ; Number of USB block for a Flash block FEATURE_SIZE equ ; block size of programming command ; SetReport (Feature) ;* Device/Endpoint Feature Select EP STALL equ 0 RM WAKEUP equ ;* ============= ;* Descriptor types DEVICE_TYPE equ 1 CONFIG_TYPE equ 2 STRING_TYPE equ 3 INTERFACE_TYPE equ ENDP_TYPE equ HID_TYPE equ HID_TYPE equ REPORT_TYPE equ HID ReportType HID_INPUT equ 1 HID_OUTPUT equ 2 HID_FEATURE equ equ equ INPUT_TYPE 1 OUTPUT TYPE 2 FEATURE_TYPE equ ``` AN2398/D APPENDIX: Code Listing ``` bRequest ;* Standard Request ;* ----- GET_STATUS equ 0 CLR_FEATURE equ SET_FEATURE equ SET ADDR equ GET_DESCRIPT equ SET_DESCRIPT equ 7 GET_CONFIG 8 equ 9 SET_CONFIG equ GET_INTERFACE !10 equ SET_INTERFACE equ !11 SYNCH_FRAME equ !12 ;* ----- ;* HID Class Request ;* ----- equ 1 GET REPORT GET IDLE equ SET_REPORT SET_IDLE equ SET_IDLE $0A equ ;* USB ICP Request ; PROG BLOCK CMMD - ; { %01000000,$81,Start_Adr_L,Start_Adr_H,End_Adr_L,End_Adr_H,$40,$0 } ; ERASE BLOCK CMMD - ; { %01000000,$82,Start_Adr_L,Start_Adr_H,End_Adr_L,End_Adr_H,$40,$0 } ; ERASE ALL CMMD - ; { %01000000,$83,$0,$0,$0,$0,$0,$0 ; READ BLOCK CMMD - ; { %01000000,$84,Start_Adr_L,Start_Adr_H,End_Adr_L,End_Adr_H,CMMD_Length } ; GET_INFO CMMD - ; { %11000000,$85,$0,$0,$0,$0,$8,$0 } ; EXIT_ICP CMMD - ; { %11000000,$86,$0,$0,$0,$0,$0,$0} ; VERIFY_CODE CMMD - ; { %11000000,$87,Start_Adr_L,Start_Adr_H,End_Adr_L,End_Adr_H,$40,$0 } ; GET STATUS CMMD - ; { %11000000,$8F,$0,$0,$0,$0,$1,$0 } ``` ``` SET PROG equ $81 SET_ERASE $82 equ ERASE ALL equ $83 SET READ equ $84 VERIFY_CODE $87 equ GET_ICP_STATUS equ $8F ;* Return: Acc = $AF if erase/program succeeds ;* Acc = $5F if erase/program fails DMCR equ $0016 ALIF $0007 equ NAKIF equ $0006 BB $0005 equ MAST $0004 equ DADR equ $0017 DEN equ $0007 DCR $0018 equ $0019 DSR equ RXIF $0007 equ TXIF $0006 equ MATCH $0005 equ SRW equ $0004 TXBE $0001 equ DDTR $001A equ DDRR $001B equ D2ADR $001C equ PDCR $0069 ; to fix 1st version bug (000920 bruce+) equ ICP ADDRESS $0036 MCU ADDRESS $0034 equ ACK_SIGNAL $00AF equ NAK_SIGNAL $005F equ NOACK_SIGNAL $005F equ CODE VER equ $005A CODE PROG $0055 equ CODE ME $00A5 equ CODE BE $00AA equ CODE_EXIT $0099 equ USE USB IPULLUP set ; 0 - use internal pullup XDEF Startup myCode SECTION Short ;* ;* Main Program ;* ``` ``` ICP_Reset_Init: _Startup: JMP_Reset_Init+1 lda ; check if app address valid cbega #$FF,USB ICP ; usb ICP if app address blank KCMPLO (ROM_BEG/256), USB_ICP ; usb ICP if app address invalid clr V ChksumH ; clear checksum high byte ; clear ACC for cal checksum clra ldhx #$F600 ; checksum start address ChkSum Loop: add ; add the bytes in flash bcc Not_Overflow ; overflow ? ; increase checksum high byte if yes inc V ChkSumH Not_Overflow: aix ; increase flash address cphx #(ICP FLAG) ; flash address reaches ICP FLAG bne ChkSum_Loop ; continue if not finished add ICP FLAG+1 ; sum of flash + ICP_FLAG low byte bcc Not_Overflow1 ; overflow ? inc V_ChkSum ; increase checksum high byte if yes Not Overflow1: ; checksum low byte+ICP_FLAG low byte=0 ? tsta USB ICP ; ICP mode if sum <> 0 bne ICP FLAG ; get ICP_FLAG high byte lda add V_ChkSum ; add checksum high byte ; ICP mode if sum <> 0 bne USB_ICP Jmp_Application JMP_Reset_Init jmp ; jmp to application program USB Initialization USB_ICP: ldhx #(RAM END+1) ; set SP end of RAM txs #%0000011,CONFIG mov ; disable COP, enable STOP sei ; disable interrupt ; reset high byte of H:X ; * ;* Initialize the USB module _____ RST_USB_SIE ; init and enable USB module ITS USB ICP: #!12, V_CPUSpeed ; V_CPUSpeed = 4 * 3 mov lda #$F8 ; unprotect FLASH FLBPR sta ``` ``` ;* =============== ;* Clear Page Zero RAM area ;* ldx #UICP_RAM_SIZE CLR_RAM_L: clr (UICP_RAM_BEGIN+1),x dbnzx CLR_RAM_L _____ Set up RAM routine mov #$D6,VI_LDA ; lda [H:L],x mov #$D7,VI_STA ; sta [H:L],x mov #$81,VI_RTS MAIN_LOOP_ICP brclr b_OUT_DONE, V_TRF_Status, END_PROC_OUT b_OUT_DONE, V_TRF_Status bclr brset b_PROG_Set,V_ICP_CMMD,GOT_PROG_BLK bsr CODE VERIFY ; Verify a Flash Block bra END DATA OK GOT_PROG_BLK: PROG CODE ; Program a Flash Block END_DATA_OK: jsr CHECK_RESULT END_PROC_OUT: _____ ;* ----- TEST_RX: brclr b_RXD0F,UIR1,test_tx ; [H/W error-free Setup/OUT transaction] bset b_RXD0FR,UIR2 ; Clear RXD flag ;* ========= ;* It's an OUT token bset b TSTOP, TSC ; timer stop (no more timeout for usb) jsr RX_INT ;* ----- test_tx: brclr b_TXD0F,UIR1,TEST_NULL ;;[H/W error-free IN transaction] bset b_TXD0FR,UIR2 ; Clear TXD flag ; ``` AN2398/D APPENDIX: Code Listing ``` ;* =========== ;* It's an IN token ;* ========= jsr TX INT ;* =========== ;* Nothing happened ;* ========= TEST_NULL: MAIN_LOOP_ICP ; loop while timer not overflow bra ;* ------* ;* RST_USB_IF - initialize USB module RST_USB_SIE: ifeq USE_USB_IPULLUP mov #%00000100, UCR3 ; enable internal D- pullup endif ; restore default addr($00), enable USB mov #$80,UADDR clr UIR0 #%00010000,UCR0 ; enable EP0 rx mov clr UCR1 clr UCR2 #%10111111,UIR2 ; clear int. flags ; Input: Flash address = START_ADD (2 bytes), END_ADD (2 bytes) ; Data Buffer address = $004C - $008B (max 64 bytes) Usage: ; Output: Acc = #ACK_SIGNAL (ok) Acc = #NOACK_SIGNAL (fail) ; PROG_CODE Variables for Flash Program routines ldhx END ADD V_LAddr sthx ldhx START ADD MONITOR_PROGRAM ; Program FLASH in monitor code jsr ``` ``` ; Verify Input: Flash address = START ADD (2 bytes), END ADD (2 bytes) Data address = $0100 - $02FF (max 512 bytes) ; Usage: START_ADD (2 bytes), SOURCE_INX (2 bytes), TARGET_ADD (2 bytes) Output: Acc = #ACK_SIGNAL Acc = #NOACK SIGNAL (fail) CODE VERIFY: END_ADD ldhx END ADD lda KCMPHI $F7,PROG FAIL ; fail if invalid address sthx V_LAddr ldhx START_ADD MONITOR VERIFY jsr PROG_FAIL bcc PROG_OK: lda #ACK SIGNAL ; y --> ACK to host rts ; return ; * ============= ;* Parameters Validation failed ; * =========== PROG FAIL: #NOACK_SIGNAL lda ; n --> fail rts ; Block Erase ; Input: Flash address = START ADD (2 bytes) ; Usage: SOURCE_INX (2 bytes) Output: Acc = #ACK_SIGNAL Acc = #NOACK_SIGNAL (fail) BlkErase2RAM bsr ; copy block erase routine to RAM ldhx START ADD #(1<<b_ERASE) lda ; MUST load Acc with b_ERASE ; execute block erase in RAM jsr Q_RAM_Blk_Erase #ACK SIGNAL BlkErase2RAM: ; get blk erase routine length ldx #Blk_Erase_Len BE2RAM1: ; load from FLASH lda Block Erase-1,x Q_RAM_Blk_Erase-1,x sta ; copy to RAM BE2RAM1 dbnzx rts ``` AN2398/D APPENDIX: Code Listing ``` Block_Erase: sta FLCR ; set b_ERASE sta Dly 8us bsr lda #%00001010 lda sta FLCR ; set b_HVEN * Note : Fcpu = 3MHz, Tcpu = 0.333us Delay time = [25(x+3) + 2] cycles = 2000us * ----- * ldx #237 ; (2) Blk_Erase_Time: bsr Dly_8us ; [25] dbnzx Blk_Erase_Time ; (3) ldhx #FLCR lda #%00001000 sta , x bsr Dly_8us ; wait for 5us clr , x Blk Erase Exit: ;*----- ;* Delay 8us ;* Note: Fcpu = 3MHz, Tcpu = 0.333ms ;* Delay time = [3a + 7] cycles = 25 cycles = 8.333ms ; bsr Dly_8ms needs (4) cycles lda #6 dbnza $ ; [3] ; (3) rts Dly 8us Exit: Blk Erase Lenequ(Dly 8us Exit - Block Erase) INCLUDE "icp-int-asm.h" INCLUDE "icp-proc-asm.h" INCLUDE "usb-icp.h" INCLUDE "appvector.h" ORG $FFE6 dc $01,$02,$03,$04,$05,$06,$07,$08 ORG VECTORS dc.w JMP_KBD_ISR dc.w JMP_TOF_ISR dc.w JMP_TCH1_ISR dc.w JMP_TCH0_ISR dc.w JMP_IRQ_ISR dc.w JMP_USB_ISR dc.w JMP_SWI_ISR ; KBD interrupt vector KBD INT ; TIM overflow interrupt vector TOF INT ; TIM OverFirow Interrupt vector ; TIM Ch_1 interrupt vector ($FFF6) ; IRQ1 interrupt vector ($FFF8) ; USB device interrupt vector ($FFFA) ; SWI interrupt vector ($FFFC) TCH1_INT TCH0 INT IRQ1_INT USB INT ; SWI interrupt vector ($FFFC) SWI INT PROG_END: END ``` AN2398/D **NOTES:** AN2398/D NOTES: #### How to Reach Us: #### Home Page: www.freescale.com #### E-mail: support@freescale.com #### **USA/Europe or Locations Not Listed:** Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 +1-800-521-6274 or +1-480-768-2130 support@freescale.com #### Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com #### Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com #### Asia/Pacific: Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com #### For Literature Requests Only: Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.