# AN1955 Thermal Characterization Methodology of RF Power Amplifiers Rev. 2 — 11 July 2024

**Application note** 

## **1** Introduction

This document explains the methodology used by NXP for thermal characterization of RF (Radio Frequency) high power amplifier (RFPA) products, which include LDMOS and GaN active devices. The thermal measurement characterization used for each device technology is the same. However, the reporting of thermal performance for GaN devices is modified due to their structure. This application note describes the reporting methodology for each. Accurate determination of thermal operating conditions can be derived from the reported thermal performance, which is crucial for establishing the reliability of systems that use NXP RFPA GaN or LDMOS devices.

## 2 Measurement technique

Infrared (IR) microscopy is used to characterize the die surface temperature during NXP RFPA operation. IR microscopy allows for the surface temperatures within the field of view to be measured during test. Maximum surface temperatures are measured and used to make the thermal resistance calculations.

The IR microscope is outfitted with a 1 kW temperature-controlled stage with the ability to be heated and cooled. The RF circuit is secured to the stage, and the temperature of this stage is adjusted to achieve the desired case temperature (usually between 80°C and 125°C) of the device under test (DUT) during power testing. When the device is secured into the test circuit, the IR measurement is initiated, and the desired electrical stimuli are applied. Once the target case temperature is reached and stable, the IR image is captured along with all corresponding electrical data. This data is recorded and later compiled and analyzed. The corresponding thermal resistance value can then be calculated and reported.

Because the IR measurement method requires direct viewing of the active die, the device is opened to expose the die. For a metal ceramic package, the protective ceramic lid is removed and replaced with a ceramic lid that has been modified with a window opening to view the die. For overmolded plastic packages, the mold compound is etched away until the die is sufficiently exposed. Since the heat flow from the die to the package heatsink is dominated by conduction, the measurement error caused by the removal of the lid or removal of the mold compound around the die surface is negligible.

The exposed die is then coated with a high emissivity substance (see <u>Section 13 Appendix</u>) to obtain a fixed emissivity value for IR thermal measurement. This coating greatly improves the accuracy of the IR measurement by eliminating dependence on the emissivity correction algorithm used by the IR microscope, which has been found to be ineffective at compensating for the translucent nature of silicon and silicon carbide [1]. The maximum die surface temperature, typically located at the center of the die, is used as the die surface temperature in the thermal resistance calculations described later in this document.

## 3 Thermal measurement sequence

Larger high power devices, which typically have a metal heatsink, are inserted into the RF test fixture, using the heatsink as a cold plate. A solder that is liquid at room temperature is used as the thermal interface material (TIM) and applied to the heatsink of the DUT. An IR clamp is used to apply downward force to the top surface and leads of the package (see Figure 1). This clamp fastens the DUT to the heatsink using two #4-40 stainless steel cap screws, each tightened to 5 lb.-in. of torque.





Smaller, lower power surface mount devices, such as those in DFN and LGA packages, are solder mounted directly to the RF evaluation board (EVB). An IR clamp and TIM are not required.

# 4 Die surface and channel temperature

NXP RFPA products may consist of either GaN or LDMOS active devices, or both. For LDMOS devices, the maximum die surface temperature is the effective channel temperature and thus is, and has been, historically designated as  $T_J$ . Unlike LDMOS, the GaN device structure is such that the channel temperature ( $T_{CH}$ ) is located beneath the GaN die surface ( $T_S$ ) and is not viewable by IR. The maximum channel temperature must then be derived using an FEA thermal model of the specific GaN structure and validated by the GaN surface temperature as measured by IR. Every released GaN device is characterized using specific FEA thermal simulation and is validated by thermal and electrical data collected during IR measurement. Both GaN  $T_S$  and  $T_{CH}$  are used to calculate the reported thermal resistances.

# 5 Case temperature measurement

When feasible, the case temperature ( $T_C$ ) of the package is measured by a 0.5 mm diameter stainless steel sheath thermocouple that is mounted within the metal heatsink of the RF fixture from the bottom and protrudes through the mounting interface to contact the bottom surface of the package (see Figure 2). A 1.0 mm diameter hole is drilled through the fixture heatsink to allow thermocouple passage. This hole typically provides minimal disturbance to the heat flow path. The thermocouple model is selected based on its sensitivity and excellent durability. A spring mechanism is added to the thermocouple to ensure constant mechanical contact with the bottom side of the flange.



The placement for this thermocouple is centered relative to the centermost active transistor in the package (see <u>Figure 3</u>). For Doherty devices, one thermocouple is placed underneath the centermost Carrier die and another under the centermost Peaking die. This enables accurate characterization of case temperatures collected during IR measurement, which are used in the thermal resistance calculations described later in this document.



For surface mount devices that are solder mounted (such as PQFN, DFN, MLF, LGA devices), the thermocouple to measure case temperature cannot be implemented because the hole for thermocouple passage introduces disturbance to the solder attach and the subsequent heat flow path. It is therefore necessary to compute the  $T_C$  based on thermal simulation. The thermal simulation model is validated by measured IR thermal findings for exposed adjacent surfaces in close proximity to the active die.

## 6 Power dissipated

Global power dissipated is calculated for all test conditions. The global thermal resistance value is based on the total power dissipated for the DUT and circuit. This is referred as global power dissipated,  $P_{D_Global}$ , which is calculated as follows:

$$P_{D \text{ Global}} = (\text{RF input power} + \text{DC power} (I_{D} * V_{D})) - (\text{RF output power} + \text{RF reflected power})$$

For a Doherty DUT that is configured with Carrier and Peaking sides, individually measured power dissipated may also be reported, one value for Carrier (P<sub>D Carrier</sub>) and another value for Peaking P<sub>D Peaking</sub>.

For thermal simulations used to determine the embedded GaN  $T_{CH}$ , the power dissipated is calculated by operating each side of the Doherty device individually under DC power only, where the respective measured  $T_S$ ,  $T_C$ , and power dissipated (DC solo) are used as follows, where *i* is designated for either the Carrier or Peaking side. The respective DC solo  $R_{\theta SC}$  value is measured at the equivalent die surface temperature exhibited during RF measurement. The  $P_{D_Global}$  may not be the same as  $P_{D_Carrier + Peaking}$ .

$$P_{D_i} = (T_S - T_C)i / (DC \text{ solo } R_{\theta SC})i$$

## 7 IR thermal resistance calculation

The method for determining junction-to-case thermal resistance ( $\theta_{JC}$ ) under a chosen RF test condition is described for RFPA multi-die transistor devices, multi-stage RFIC devices and single and multi-stage Doherty devices. For a multi-die transistor device at a specified RF test condition, a single value is reported for the junction-to-case thermal resistance. For a multi-stage RFIC device, the junction-to-case thermal resistance is reported for each stage ( $\theta_{JC-stage}$ ). For a single or multi-stage Doherty device, the junction-to-case thermal resistance resistance is also reported for each stage.

For LDMOS devices, because the die surface temperature is equivalent to the LDMOS channel temperature  $(T_J)$ , the following calculation is used:

$$R_{\theta JC} = (T_J - T_C) / P_{D_Global}$$

In certain LDMOS devices with multiple stages,  $\theta_{JC}$  and associated P<sub>D</sub> are reported on a per stage basis and typically labeled as such (R<sub> $\theta_{JC}$  stage).</sub>

For GaN devices, thermal resistance values are based on maximum die surface temperature (T<sub>S</sub>) as measured by IR:

$$R_{\theta SC} = (T_S - T_C) / P_{D_Global}$$

### 8 FEA thermal resistance calculation

The thermal resistance value is based on the maximum channel temperature derived from the FEA thermal simulation:

$$R_{\theta CHC} = (T_{CH} - T_C) / P_{D_Carrier + Peaking}$$

For certain GaN Doherty devices, two individual GaN channel thermal resistance values are reported, one value for Carrier and another value for Peaking:

$$\begin{split} R_{\theta CHC\_Carrier} &= (T_{CH\_Carrier} - T_{C\_Carrier}) \ / \ P_{D\_Carrier} \\ R_{\theta CHC\_Peaking} &= (T_{CH\_Peaking} - T_{C\_Peaking}) \ / \ P_{D\_Peaking} \end{split}$$

The dissipated power in the above calculations is as follows:

 $P_D = (T_S - T_C) / (DC \text{ solo } R_{\theta SC} \text{ value})$ 

### 9 Data sheet thermal resistance value

The thermal resistance data reported in NXP RFPA technical data sheets is based on performance tests done on a sample size of five to ten parts taken from final manufacturing lots. Each part is powered to the desired RF condition and measured. The mean thermal resistance value of that group is then used for the data sheet.

## 10 Confidence in thermal resistance data

A Gauge R&R (Reproducibility and Repeatability) assessment was used to demonstrate the methodology employed in measuring and reporting accurate thermal characterizations of NXP high power RF power amplifiers. This assessment showed that the measured standard deviation (part-to-part variation plus measurement variation) expressed as a percentage of the measured mean is about 5%.

## 11 Summary

Thermal measurement methodology has been developed and implemented to accurately characterize high power RF power amplifiers. Integral to this measurement methodology are:

- Using infrared microscopy to accurately characterize die surface temperature and FEA thermal simulation to characterize GaN channel temperature under applicable RF conditions
- Using thermocouple measurements to accurately determine case temperature (T<sub>C</sub>)
- Using the maximum die surface and maximum channel temperature of the device to calculate the applicable thermal resistance
- · Establishing confidence level in the measured thermal data
- Implementing this methodology to determine the applicable thermal resistance for the NXP technical data sheet

## **12 References**

1. M. Mahalingam and E. Mares, "Infrared Temperature Characterization of High Power RF Devices," Proceedings of IEEE MTT-S International Microwave Symposium, May 2001.

# 13 Appendix: Coating methodology for infrared thermal measurement of RF power amplifiers

This appendix describes the coating recipe used to fix the emissivity value of target objects in the infrared (IR) thermal measurement methodology of metal ceramic and overmolded plastic RF power amplifiers. We have assessed that an IR microscope's emissivity correction procedure does not work well when applied to uncoated IR translucent targets, such as an Si device [1]. In some cases, the nonactive regions of the die layout show up as higher temperature regions than the active regions. This issue is resolved once the device is coated with a high emissivity coating. Another issue is that the temperature is measured lower for noncoated devices in comparison to the same devices when coated and measured under identical operating conditions.

# 13.1 Removal and replacement of protective lid for metal ceramic device measurement

To allow viewing of the die for IR thermal measurement, the protective lid of the metal ceramic package must be removed. To do this, a metal ceramic package is placed on a hot plate at a temperature of ~ 280°C for about 45 seconds. It remains on the hot plate until the epoxy seal of the protective ceramic lid has sufficiently melted to allow removal. The unit is relidded with a modified lid that has an opening. The part is then ready for the application of paint.

### 13.2 Removal of mold compound for plastic device evaluation

To permit thermal evaluation of an overmolded plastic package, the mold compound is etched away to expose the active die without damaging the die and interconnects.

### 13.3 Selection of coating applied to device

Based on an internal study comparing six different coatings, the one with the least impact on RF performance (gain, efficiency and intermodulation distortion at both 1 GHz and 2 GHz) was chosen. This coating is applied with an airbrush.

### 13.4 Application of coating to device using an airbrush

The use of an airbrush to apply the coating permits accurate and even coverage of paint onto the device. An air pressure of about 20–25 PSI is supplied to the airbrush for spraying. The airbrush is held about 1/2" away from the units during application. A few passes of paint application are made to all of the units. To expedite the drying process between application coats, the paint supply is shut off to allow only air to pass through. The units are then sprayed with air only until the paint is dry. The coating process is repeated until the active die has been adequately covered with paint. An emissivity measurement was run using this coating process and was determined to be 0.98. Therefore, a constant emissivity value of 0.98 is input into the IR microscope when performing thermal measurements with coated devices.

### 13.5 References

1. Mahalingam and E. Mares, "Infrared Temperature Characterization of High Power RF Devices," Proceedings of IEEE MTT-S International Microwave Symposium, May 2001.

## 14 Revision history

The following table summarizes revisions to this document.

#### Table 1. Revision history

| Document ID   | Release date      | Description                                                                    |
|---------------|-------------------|--------------------------------------------------------------------------------|
| AN1955 Rev. 2 | 11 July 2024      | <ul> <li>Updated to include GaN thermal measurement<br/>methodology</li> </ul> |
| AN1955 Rev. 1 | 30 April 2014     | <ul> <li>Added information for non-bolt down devices</li> </ul>                |
| AN1955 Rev. 0 | 22 September 2006 | <ul> <li>Initial release of application note</li> </ul>                        |

## Legal information

### Definitions

**Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information.

## Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at https://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Suitability for use in non-automotive qualified products — Unless this document expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document, including the legal information in that document, is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

Security — Customer understands that all NXP products may be subject to unidentified vulnerabilities or may support established security standards or specifications with known limitations. Customer is responsible for the design and operation of its applications and products throughout their lifecycles to reduce the effect of these vulnerabilities on customer's applications and products. Customer's responsibility also extends to other open and/or proprietary technologies supported by NXP products for use in customer's applications. NXP accepts no liability for any vulnerability. Customer should regularly check security updates from NXP and follow up appropriately. Customer shall select products with security features that best meet rules, regulations, and standards of the intended application and make the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP.

NXP has a Product Security Incident Response Team (PSIRT) (reachable at <u>PSIRT@nxp.com</u>) that manages the investigation, reporting, and solution release to security vulnerabilities of NXP products.

 $\ensuremath{\mathsf{NXP}}\xspace$  B.V. is not an operating company and it does not distribute or sell products.

## Trademarks

Notice: All referenced brands, product names, service names, and trademarks are the property of their respective owners. **NXP** — wordmark and logo are trademarks of NXP B.V.

### Contents

| 1    | Introduction                              | 1 |
|------|-------------------------------------------|---|
| 2    | Measurement technique                     | 1 |
| 3    | Thermal measurement sequence              | 1 |
| 4    | Die surface and channel temperature       | 2 |
| 5    | Case temperature measurement              | 2 |
| 6    | Power dissipated                          | 3 |
| 7    | IR thermal resistance calculation         | 4 |
| 8    | FEA thermal resistance calculation        | 4 |
| 9    | Data sheet thermal resistance value       | 4 |
| 10   | Confidence in thermal resistance data     | 5 |
| 11   | Summary                                   | 5 |
| 12   | References                                | 5 |
| 13   | Appendix: Coating methodology for         |   |
|      | infrared thermal measurement of RF        |   |
|      | power amplifiers                          | 6 |
| 13.1 | Removal and replacement of protective lid |   |
|      | for metal ceramic device measurement      | 6 |
| 13.2 | Removal of mold compound for plastic      |   |
|      | device evaluation                         | 6 |
| 13.3 | Selection of coating applied to device    | 6 |
| 13.4 | Application of coating to device using an |   |
|      | airbrush                                  | 6 |
| 13.5 | References                                | 6 |
| 14   | Revision history                          | 7 |
|      | Legal information                         | 8 |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© 2024 NXP B.V.

All rights reserved.

For more information, please visit: https://www.nxp.com

Document feedback Date of release: 11 July 2024 Document identifier: AN1955