**Application note** 

#### Document information

| Information | Content                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Keywords    | PTN3222, eUSB2 Redriver, eUSB2 to USB2, Layout Guideline                                                                                                                                                                                                                                                                                                                                                                       |
| Abstract    | PTN3222 is a 1-port eUSB2 to USB2 redriver IC that performs translation<br>between eUSB2 and USB2 signaling schemes. It is meant to be used in<br>systems that have eUSB2 interface on one side and USB2 interface on the<br>other side. It supports host role only, device role only or dual role repeater<br>function. This application note details the layout guidelines to ensure the<br>optimal operation of the device. |



#### **Revision history**

| Rev   | Date     | Description     |
|-------|----------|-----------------|
| v.1.0 | 20211213 | Initial version |

### 1 Introduction

As silicon technology continues to scale down and device dimensions get smaller, the manufacturing cost for an advanced process technology to support 3.3 V IO signaling has grown exponentially. A low voltage eUSB2 solution is introduced to address the following:

- Eliminates the need for the USB2.0 on the SoC to support 3.3V IO.
- Reduces the PHY analog content digital mechanisms are employed for PHY functions such as disconnect detect.
- A mechanism is defined to convert eUSB2 signaling to USB2.0 signaling. eUSB2 redriver such as the PTN3222 is designed specifically to use such a mechanism to allow eUSB2 to support USB2.0 connections.

This application note details the general PCB layout guidelines for PTN3222 eUSB2 to USB2.0 redrive application to minimize signal integrity issues.

## 2 PTN3222 eUSB2 redriver layout guidelines

To ensure optimal performance and reliability of the device, the following PCB layout guidelines are recommended.

### 2.1 Power and ground

- A minimum four-layer PCB stack-up is required.
- The eUSB2 redriver should be placed top of a solid, continuous ground plane.
- Preferably, the power for the eUSB2 redriver should come directly from the power plane underneath it, but if the power trace must be used then the trace should be at least 20 mil wide.

### 2.2 Bypass capacitors

Bypass capacitors of 0.47  $\mu F$  and a 33 pF should be placed as close as possible to VDD1V8 and VDD3V3 pins with a very short PCB trace.



#### - iguio in Espace capacitoi piacoment

### 2.3 AGND and DGND pins connection

Connect AGND and DGND pins of the PTN3222 to the same ground plane.

PTN3222 layout guidelines

### 2.4 eUSB2 electrical specifications

#### Table 1. eUSB2 electrical specification

| Parameter                                     | Min | Typical | Мах  | Unit |
|-----------------------------------------------|-----|---------|------|------|
| Transmit source termination impedance         | 32  | 40      | 80   | ohm  |
| Receiver differential termination (repeater)  | 72  | 80      | 88   | ohm  |
| PCB trace differential impedance              |     | 85      |      | ohm  |
| PCB trace differential<br>impedance tolerance |     |         | 15   | %    |
| Host to repeater insertion loss               |     |         | -1.2 | dB   |
| Repeater to connector insertion loss          |     |         | -2.0 | dB   |

#### Table 2. USB2.0 electrical specification

| Parameter                                     | Min | Typical | Max | Unit |
|-----------------------------------------------|-----|---------|-----|------|
| PCB trace differential impedance              |     | 90      |     | ohm  |
| PCB trace differential<br>impedance tolerance |     |         | 15% |      |

### 2.5 eUSB2 and USB2.0 PCB trace routing

eUSB2 specification specifies PCB trace differential impedance of 85  $\Omega \pm 15$  %, and USB2.0 specification specifies 90  $\Omega \pm 15$  %. To use the same PCB stack-up, trace width and trace to trace spacing it is recommended to route the differential trace of 85  $\Omega$  for both eUSB2 and USB2.0.

The eUSB2 PCB trace insertion loss between the host and the repeater, between the repeater and the connector are listed in <u>Table 1</u>. The PCB trace length must be kept such that the insertion loss is lower than specified. In general, the PCB trace length should be kept to less than 10 inches.

The PTN3222 eUSB2 and USB2.0 differential pins are optimized to allow direct PCB routing to eUSB2 host/peripheral without any via. Therefore, it is strongly recommended to not place any via in the path.

When routing PCB traces, it is critical to keep the trace width the same to keep the trace impedance constant from the driver and the receiver. Any trace width deviation will create impedance mismatch and will create signal reflection. Avoid using 90-degree angle and use 45-degree bend when the trace must be routed perpendicularly.

Maintain the same differential spacing between the differential traces at all time. Failure to maintain the same differential spacing will result in impedance mismatch, hence reflection.

Minimize the length of high-speed clock and periodic signal traces that run parallel to the high-speed eUSB2 and USB2.0 lines to minimize crosstalk. The spacing (D) between

# AN13462

#### PTN3222 layout guidelines

pairs and to all other signals should be at least four times the dielectric height (h). If the other signals have significantly higher voltage levels or edge rate than the differential signal, the space should increase to 30 mil in order to avoid coupling.



### 2.6 eUSB2 PCB trace length matching

eUSB2 specification Rev 1.1 specifies differential skew of 500 pS max for the transmitter. Subtracting the transmitter output driver skew and allow to allow skew guard band, the differential length should be matched within 50 mil. When serpentine is used to match the length, the matching should be made as close as possible to the point where the mismatch occurred



### 3 Summary

Proper PCB layout is critical for the success of the PTN3222 operation. All high-speed PCB rules, techniques, component placement and trace routing must be followed and taken into consideration during the PCB layout phase. The following is the summary of the guideline:

- The differential pair must be routed symmetrically. Keep all differential signal traces the same length. The difference in trace length should be less than 20 mils.
- Maintains 85  $\Omega$  differential impedance.
- Do not route high speed signals over any plane split; use only one ground plane underneath the differential signals.
- Avoid any discontinuity for signal integrity. Differential pairs should be routed on the same layer. The number of vias on the differential traces should be minimized (preferably none). Test points should be placed in series and symmetrically. Stubs should not be introduced on the differential pairs.

© NXP B.V. 2021. All rights reserved

#### PTN3222 layout guidelines

# 4 Legal information

### 4.1 Definitions

**Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information.

### 4.2 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer(s). NXP does not accept any liability in this respect.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Evaluation products** — This product is provided on an "as is" and "with all faults" basis for evaluation purposes only. NXP Semiconductors, its affiliates and their suppliers expressly disclaim all warranties, whether express, implied or statutory, including but not limited to the implied warranties of non-infringement, merchantability and fitness for a particular purpose. The entire risk as to the quality, or arising out of the use or performance, of this product remains with customer.

In no event shall NXP Semiconductors, its affiliates or their suppliers be liable to customer for any special, indirect, consequential, punitive or incidental damages (including without limitation damages for loss of business, business interruption, loss of use, loss of data or information, and the like) arising out the use of or inability to use the product, whether or not based on tort (including negligence), strict liability, breach of contract, breach of warranty or any other theory, even if advised of the possibility of such damages.

Notwithstanding any damages that customer might incur for any reason whatsoever (including without limitation, all damages referenced above and all direct or general damages), the entire liability of NXP Semiconductors, its affiliates and their suppliers and customer's exclusive remedy for all of the foregoing shall be limited to actual damages incurred by customer based on reasonable reliance up to the greater of the amount actually paid by customer for the product or five dollars (US\$5.00). The foregoing limitations, exclusions and disclaimers shall apply to the maximum extent permitted by applicable law, even if any remedy fails of its essential purpose.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

Security — Customer understands that all NXP products may be subject to unidentified vulnerabilities or may support established security standards or specifications with known limitations. Customer is responsible for the design and operation of its applications and products throughout their lifecycles to reduce the effect of these vulnerabilities on customer's applications and products. Customer's responsibility also extends to other open and/or proprietary technologies supported by NXP products for use in customer's applications. NXP accepts no liability for any vulnerability. Customer should regularly check security updates from NXP and follow up appropriately. Customer shall select products with security features that best meet rules, regulations, and standards of the intended application and make the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP.

NXP has a Product Security Incident Response Team (PSIRT) (reachable at <u>PSIRT@nxp.com</u>) that manages the investigation, reporting, and solution release to security vulnerabilities of NXP products.

### 4.3 Trademarks

Notice: All referenced brands, product names, service names, and trademarks are the property of their respective owners.

**NXP** — wordmark and logo are trademarks of NXP B.V.

### PTN3222 layout guidelines

# **Tables**

| Tab. 1.            | eUSB2 electrical specification4 | Tab. 2. | USB2.0 electrical specification4               |
|--------------------|---------------------------------|---------|------------------------------------------------|
| Figure             | es                              |         |                                                |
| Fig. 1.<br>Fig. 2. | Bypass capacitor placement      | Fig. 3. | Length matching near location of the mismatch5 |

### Contents

| 1   | Introduction                             | 3 |
|-----|------------------------------------------|---|
| 2   | PTN3222 eUSB2 redriver layout guidelines | 3 |
| 2.1 | Power and ground                         | 3 |
| 2.2 | Bypass capacitors                        | 3 |
| 2.3 | AGND and DGND pins connection            | 3 |
| 2.4 | eUSB2 electrical specifications          | 4 |
| 2.5 | eUSB2 and USB2.0 PCB trace routing       | 4 |
| 2.6 | eUSB2 PCB trace length matching          | 5 |
| 3   | Summary                                  | 5 |
| 4   | Legal information                        | 6 |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP B.V. 2021.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 13 December 2021 Document identifier: AN13462