# S32K3 Microcontrollers for Automotive General Purpose ### S32K3 Last Updated: Apr 22, 2025 The S32K3 Family of 32-bit microcontrollers (MCUs) offers Arm® Cortex®-M7-based MCUs in single, dual and lockstep core configurations. S32K3 Family offers scalability in number of cores, memory and peripherals, ensuring high-performance and functional safety compliant with ISO 26262 up to ASIL D. S32K3 Family provides a comprehensive end-to-end solution for development and production. S32K3 MCUs feature a hardware security engine (HSE) with NXP firmware, enable firmware over-the-air (FOTA) updates and include ISO 26262 compliant Real-Time Drivers (RTD) suitable for both AUTOSAR® and non-AUTOSAR applications. Through compatibility with the NXP S32 Automotive Platform, S32K3 Family enables seamless software reuse and flexibility across applications in body, zone control and electrification. S32K3 MCUs are available in various package types, including MAPBGA, LQFP and HDQFP, providing flexibility in integration and design. Also, the NXP HDQFP package reduces the package footprint by up to 55 % compared to a standard QFP package. ### S32K3 Family Features Part 1 Block Diagram | Common Features | K310 | K311 | K312 | K314 | |-----------------------------------------------------------------------------------------------------------------|-------------------------------|---------------------------------|-------------------------------------|--------------------------------------| | AEC-Q100, 125 °C, 3.3/5 V | | 1 x Arm® Cortex®-M7<br>@160 MHz | | | | HSE-B<br>Crypto Security Engine | 512 KB Flash | 1 MB Flash | 2 MB Flash | 4 MB Flash | | FOTA<br>(Firmware Over-the-Air) | 112 KB SRAM (incl. 96 KB TCM) | 128 KB SRAM (incl. 96 KB TCM) | 192 KB SRAM (incl. 96 KB TCM) | 512 KB SRAM (incl. 96 KB TCM) | | Low-Power Operarting Modes<br>and Peripherals<br>(LPUART, FlexIO) ASIL B/D Safety: | 38/83 I/Os | 38/83 I/Os | 83/145 I/Os | 142/218 I/Os | | | | 32-ch eDMA | | | | | 3 x CAN (FD) | | 6 x CAN (FD) | | | (ECC Memories, MPU,<br>CRC, Watchdogs) | | | | 100 Mbit/s<br>Ethernet (TSN) | | eMIOS Timers<br>Logic Control Unit<br>Body Cross Triggering Unit<br>Trigger Mux | 2 x I <sup>2</sup> C, 4 x I | UART(LIN) | 2 x I <sup>2</sup> C, 8 x UART(LIN) | 2 x I <sup>2</sup> C, 16 x UART(LIN) | | | | 6 x SPI | | | | | | 3 x 24ch 12-bit ADC | | | | Debug/Trace (SWD/JTAG/ETB) | Analog Comparator | | 2 x Analog Comparator | 3 x Analog Comparator | | S32 Design Studio IDE<br>S32 Configuration Tool | | 2 x SAI (I <sup>2</sup> S) | | | | Real-Time Drivers | | | | Quad SPI (4-bit data) | | (AUTOSAR® and Non-AUTOSAR) Security F/W Safety Software Framework Communication Stacks Application Software | LQFI | 2-48 | | | | | | | | | | | ндо | | | FP-172 | | Model-Based Design Toolbox | | | | MAPBGA-257 | ## S32K3 Family Features Part 2 Block Diagram | Common Features | K322 | K324 | K341 | K342 | K344 | | | |-----------------------------------------------------------------------------------------------------------------|-----------------------------------|-----------------------------------|-------------------------------------------|-----------------------------------|-----------------------------------|--|--| | AEC-Q100, 125 °C, 3.3/5 V | 2 x Arm® Cortex®-M7<br>@160 MHz | | 1 x LockStep Arm® Cortex®-M7<br>@ 160 MHz | | | | | | HSE-B<br>Crypto Security Engine | 2 MB Flash | 4 MB Flash | 1 MB Flash | 2 MB Flash | 4 MB Flash | | | | FOTA<br>(Firmware Over-the-Air) | 256 KB SRAM<br>(incl. 192 KB TCM) | 512 KB SRAM<br>(incl. 192 KB TCM) | 256 KB SRAM<br>(incl. 192 KB TCM) | 256 KB SRAM<br>(incl. 192 KB TCM) | 512 KB SRAM<br>(incl. 192 KB TCM) | | | | Low-Power Operarting Modes<br>and Peripherals<br>(LPUART, FlexIO) | 80/142 I/Os | 142/218 I/Os | 80/142 I/Os | 80/142 I/Os | 142/218 I/Os | | | | | 32-ch eDMA | | | | | | | | ASIL B/D Safety:<br>(ECC Memories, MPU,<br>CRC, Watchdogs) | 4 x CAN (FD) | 6 x CAN (FD) | 4 x CAN (FD) | 4 x CAN (FD) | 6 x CAN (FD) | | | | | 100 Mbit/s Ethernet (TSN) | | | | | | | | eMIOS Timers<br>Logic Control Unit<br>Body Cross Triggering Unit<br>Trigger Mux | 4 x UART(LIN) | 16 x UART(LIN) | 4 x UART(LIN) | | 16 x UART(LIN) | | | | | 2 x f <sup>2</sup> C | | | | | | | | | 4 x SPI | 6 x SPI | 4 x SPI | | 6 x SPI | | | | Debug/Trace (SWD/JTAG/ETB) S32 Design Studio IDE S32 Configuration Tool | 2 x 24-ch 12-bit ADC | 3 x 24-ch 12-bit ADC | 2 x 24-ch 12-bit ADC | | 3 x 24-ch 12-bit ADC | | | | | 2 x Analog Comparator | 3 x Analog Comparator | 2 x Analog Comparator | | 3 x Analog Comparator | | | | Real-Time Drivers | 2 x SAI (I²S) | | | | | | | | (AUTOSAR® and Non-AUTOSAR) Security F/W Safety Software Framework Communication Stacks Application Software | Quad SPI (4-bit data) | | | | | | | | | HDQFP-100 | HDQFP-100 | | | | | | | | HDQFP-172 | | | | | | | | Model-Based Design Toolbox | | MAPBGA-257 | | | MAPBGA-257 | | | ### S32K3 Family Features Part 3 Block Diagram ### S32K3 Family Features Part 4 Block Diagram View additional information for S32K3 Microcontrollers for Automotive General Purpose. Note: The information on this document is subject to change without notice. #### www.nxp.com NXP and the NXP logo are trademarks of NXP B.V. All other product or service names are the property of their respective owners. The related technology may be protected by any or all of patents, copyrights, designs and trade secrets. All rights reserved. © 2025 NXP B.V.