## 8-bit Automotive: S08 Family Features and Benefits Freescale microcontrollers are organized by families where each microcontroller within a family has the same general set of features. The purpose of this matrix is to help the reader identify the S08 family that meets their feature needs and required benefits. Once the appropriate family is identified, then the reader can determine the device they need. | | Customer | | Automotive S08 Families | | | | | | | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|----|----------|----------|----------|----|----------|----| | Features | Benefits | Detailed Benefits | DZ | DV | DN | EN | EL | SG | SL | Α۱ | | S08 CPU | | | | | | | | | | | | 40 MHz core speed, 20MHz bus speed | Performance | Delivers high performance for systems needing more bandwidth. | √ | √ | √ | √ | √ | √ | √ | 1 | | HC08 instruction set with added BGND instructions | Re-use | Offers code re-use and backward compatibility to HC08 (object and source code.) | 1 | √ | √ | √ | √ | √ | <b>√</b> | V | | On-Chip Memory | | | | | | | | | | | | FLASH read/program/erase over full operating voltage and temperature | Flexibility and Reduces development time | Shortens development time by enabling in-circuit programming, field re-programmability, and fast program and erase times. | √ | √ | √ | √ | √ | √ | √ | ٧ | | EEPROM in-circuit programmable memory; 8-byte single-page or 4-byte dual-page erase sector; Program and Erase while executing FLASH; Erase abort | Performance | Provides board space savings with on-chip EEPROM and reduces development time by allowing ability to manipulate diagnostic data at byte level, which provides finer granularity with smaller sector sizes than FLASH. | 1 | | √ | | √ | | √ | | | Up to 16:1 Flash/RAM ratio | Reduces<br>development time | Reduces development time by providing more RAM for C/C++ programming. | 1 | 1 | | | √ | √ | √ | ٧ | | Power Saving Modes | | | | | | | | | | | | Two very low power stop modes | Power Savings | Minimizes power draw so there is power left over for other functions. Offers power control and flexibility where multiple modules can run, while others are powered down. | 1 | √ | √ | √ | √ | √ | √ | 1 | | Very low power real time interrupt (RTI) for use in run, wait, and stop | Power Savings | Expands battery life using on-chip functionality. | √ | √ | <b>√</b> | <b>√</b> | √ | √ | √ | V | | Clock Source Options | | | | | | | | | | | | Oscillator (XOSC) - Loop-control Pierce oscillator; crystal or ceramic resonator range of 31.25kHz to 38.4kHz or 1MHz to 16MHz | Power Savings and flexibility | Optimizes power consumption and provides user flexibility. | 1 | √ | √ | √ | √ | √ | √ | 1 | | Multi-purpose Clock Generator (MCG) - PLL and FLL modes;<br>Internal reference clock with trim adjustment; External reference with<br>oscillator/resonator options | Flexibility | MCG provides flexibility for improved system performance and accuracy using various clock sources. | √ | √ | √ | √ | | | | | | Internal Clock Generator (ICG) - Programmable frequency-locked loop (FLL); post-FLL divider; trimmable with temperature and voltage compensation, multiple options for clock sources and in-application clock switching | Cost savings | Provides accurate on-chip clock source and saves cost by eliminating the need for external components. | | | | | | | | 1 | | Internal Clock Source (ICS) - FLL mode; Internal reference clock with trim adjustment; external reference with oscillator/resonator options | Cost savings | Provides accurate on-chip clock source and saves cost by eliminating the need for external components. | | | | | √ | √ | √ | | | System Protection | | | | | | | | | | | | Watchdog Computer Operating Properly (COP) reset with option to run from dedicated 1-kHz internal clock source or bus clock | Security Enhancement | Provides system protection using backup oscillator by resetting the MCU to a known state. | √ | √ | √ | √ | √ | √ | √ | 1 | | Low-voltage detection with reset or interrupt; selectable trip points | Security Enhancement | Built in system protection to help secure data and warn of possible voltage loss conditions. | 1 | 1 | √ | <b>√</b> | <b>√</b> | √ | <b>√</b> | V | Learn More: For more information about Freescale products, please visit www.freescale.com. FreescaleTM and the Freescale logo are trademarks of Freescale Semiconductor, Inc. The HC08 products incorporate SuperFlash® technology licensed from SST. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2006 Performance Cost Savings Low EMC radiated emissions and susceptibility performance. Reduces component cost by eliminating need for external voltage regulator. Document Number: S08FEATRSBENFS Miscellaneous EMC performance Wide operating voltage range: 2.7V-5V Document Number: S08F Rev 0 $\checkmark$