Rev. 0, 06/2016

# Using VRC\_CTL to Control an External VDD\_LV Supply on the MPC5748G

by: Alasdair Robertson

## 1 Introduction

The MPC5748G MCU is a multi-core high performance Power Architecture® based microcontroller targeted for automotive gateway and body applications but also equally suited to other applications due to the rich communication peripheral set and embedded Hardware Security Module (HSM).

For maximum flexibility, the MPC5748G family supports various regulation modes for the VDD\_LV (1.25 V) supply. This application note describes a proposed scheme using a FET to control an external VDD\_LV supply using the VRC\_CTRL signal.

Note that the proposed scheme has been simulated as detailed in this application note however the customer is responsible for full hardware testing and validation of the implemented solution.

## Contents

| 1 | Introduction               | 1        |
|---|----------------------------|----------|
| 2 | Regulator summary          | 2        |
| 3 | 1.25 V regulator operation | 2        |
| 4 | Using VRC_CTRL             | 2        |
| 5 | Conclusion.                | <i>6</i> |



# 2 Regulator summary

The MPC5748G family of devices has various internal regulators as detailed below. All of these regulators are powered from the VDD\_HV\_A domain.

- 3.3 V Flash regulator<sup>1</sup>
- 1.25 V Full Power Regulator (FPREG)
- Low power regulator (LPREG) active during LPU mode
- Ultra Low Power Regulator (ULPREG) active during STANDBY mode

# 3 1.25 V regulator operation

The 1.25 V internal regulator essentially has the following two modes:

- Internal Regulation Mode:
  - The internal regulator (FPREG) is enabled and controls the voltage applied to the VDD\_LV pins. On MPC5748G, an external ballast transistor is required to dissipate the power lost in going from the ballast supply voltage to the 1.25 V VDD\_LV.
  - The VRC\_CTL pin is controlled by the internal FREG and is connected directly to the base of the external ballast
    transistor to create a control loop. FPREG measures the voltage on the VDD\_LV domain and adjusts VRC\_CTL
    accordingly. If the MCU enters STANDBY mode the VRC\_CTL drive is stopped, the external ballast transistor
    turns OFF, and VDD\_LV is no longer supplied.
- External Regulation Mode:
  - The internal regulator is disabled. There is no external ballast transistor and VRC\_CTL is not driven so can be left unconnected.
  - A 1.25 V VDD\_LV supply must be supplied externally and be within the current and voltage ranges as specified
    in the datasheet.
  - A pin is supplied (EXT\_REG\_CTRL) which can be used to control the external regulator (see the device reference manual for details).

In STANDBY mode, the VDD\_LV supply should be disconnected or excess leakage will occur driving up the STANBY current.

### NOTE

During power-up, the PORST pin can be used to hold the MCU in reset whilst the external VDD\_LV is stabilizing. Equally the PORST pin can be tied to VDD\_HV\_A and the MCU LVD will hold the MCU in reset until VDD\_LV is in the correct range. See the device reference manual for more details.

# 4 Using VRC\_CTRL

As mentioned above, the EXT\_REG\_CTRL pin can be used to control an external VDD\_LV supply. Using this pin however will result in the loss of a GPIO/peripheral pin.

The VRC\_CTRL is a dedicated pin with no GPIO functionality and is disabled in external regulation mode. By enabling internal regulation mode and using an external FET, it is possible to use VRC\_CTRL to control an external VDD\_LV supply as detailed below. By disconnecting the VDD\_LV supply when the MCU is in STANDBY mode, excess leakage current is avoided.

1. The 3.3 V flash regulator does not function when VDD\_HV\_A is 3.3 V. In this instance, external power must be supplied via the VDD\_HV\_FLA pin

Using VRC\_CTL to Control an External VDD\_LV Supply on the MPC5748G, Rev. 0, 06/2016

Note that NXP has simulated a very specific circuit which must be implemented as described below. Any deviations from the recommended circuit or operation out-with the specification will result in un-defined behavior.

Following are the implementation requirements:

- The MPC5748G internal regulator is enabled to allow VRC\_CTL to function
- The FET is a DMG3414U
- The component values and supply voltage must adhere to the specification detailed below.

Table 1. Circuit component values

| Symbol  | Description              | Value             |
|---------|--------------------------|-------------------|
| VDD_SBC | SBC output voltage       | 1.3 V +/- 2%      |
| Cd      | Total Drain Capacitance  | = Cs <sup>1</sup> |
| Cg      | Total Gate Capacitance   | 4 nF to 8 nF X7R  |
| Rg0     | Series Resistance        | 0 Ω               |
| Rg      | Total Gate Resistance    | 0.8 KΩ to 1.2 KΩ  |
| Cs      | Total Source Capacitance | 6 uF to 12 uF X7R |

<sup>1.</sup> Drain capacitance must be greater than or equal to the Source capacitance. Drain capacitance is defined by the requirements of the external VDD\_LV supply.

The following figure shows the circuit schematic:



Figure 1. Schematic implementation

## **NOTE**

Extensive simulations have been run using the circuit and component values shown above. The critical simulation results are shown below however the customer must perform complete validation of this circuit implementation on their hardware to ensure functionality over all operating conditions.



Figure 2. Simulation results

Under normal load conditions, simulation has shown that the VDD\_LV voltage remains within the permitted range of 1.20~V – 1.32~V.

<sup>&</sup>lt;sup>3</sup>Normal conditions are defined to be those within specification in the datasheet

## Conclusion

## 5 Conclusion

The MPC5748G can use the VRC\_CTL pin to control an external FET to control and externally generated VDD\_LV as long as:

- The internal FPREG is enabled.
- The design criteria for the components and implementation described in this application note are followed.
- No additional circuitry is added to the control loop.

Although NXP has made every effort to simulate this configuration, it is up to the customer to ensure that the implemented circuit functions as expected over the range of expected operating conditions (temperature, voltage) and core loadings.

#### How to Reach Us:

Home Page:

nxp.com

Web Support:

nxp.com/support

Information in this document is provided solely to enable system and software implementers to use NXP products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. NXP reserves the right to make changes without further notice to any products herein.

NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in NXP data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address: nxp.com/SalesTermsandConditions.

NXP, the NXP logo, NXP SECURE CONNECTIONS FOR A SMARTER WORLD, COOLFLUX, EMBRACE, GREENCHIP, HITAG, I2C BUS, ICODE, JCOP, LIFE VIBES, MIFARE, MIFARE CLASSIC, MIFARE DESFire, MIFARE PLUS, MIFARE FLEX, MANTIS, MIFARE ULTRALIGHT, MIFARE4MOBILE, MIGLO, NTAG, ROADLINK, SMARTLX, SMARTMX, STARPLUG, TOPFET, TRENCHMOS, UCODE, Freescale, the Freescale logo, AltiVec, C-5, CodeTest, CodeWarrior, ColdFire, ColdFire+, C-Ware, the Energy Efficient Solutions logo, Kinetis, Layerscape, MagniV, mobileGT, PEG, PowerQUICC, Processor Expert, QorlQ, QorlQ Qonverge, Ready Play, SafeAssure, the SafeAssure logo, StarCore, Symphony, VortiQa, Vybrid, Airfast, BeeKit, BeeStack, CoreNet, Flexis, MXC, Platform in a Package, QUICC Engine, SMARTMOS, Tower, TurboLink, and UMEMS are trademarks of NXP B.V. All other product or service names are the property of their respective owners. ARM, AMBA, ARM Powered, Artisan, Cortex, Jazelle, Keil, SecurCore, Thumb, TrustZone, and µVision are registered trademarks of ARM Limited (or its subsidiaries) in the EU and/or elsewhere. ARM7, ARM9, ARM11, big.LITTLE, CoreLink, CoreSight, DesignStart, Mali, mbed, NEON, POP, Sensinode, Socrates, ULINK and Versatile are trademarks of ARM Limited (or its subsidiaries) in the EU and/or elsewhere. All rights reserved. Oracle and Java are registered trademarks of Oracle and/or its affiliates. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org.

© 2016 NXP B.V.

Document Number AN5290 Revision 0, 06/2016



